SGLS380J September 2008 – August 2025 TL720M05-Q1
PRODMIX
Refer to the PDF data sheet for device specific package drawings
Figure 8-4 is based off of a JESD51-7 4-layer, high-K board. Estimate the allowable power dissipation with Equation 4. Add top layer copper and increase the number of thermal vias to improve thermal dissipation in the JEDEC high-K layout. See the An empirical analysis of the impact of board layout on LDO thermal performance application note. The allowable thermal dissipation improves by up to 50% if using a good thermal layout.
Figure 8-4 TL720M05-Q1 Allowable Power
Dissipation