SLVSGD3A december   2022  – june 2023 TPS281C30

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Revision History
  6. Device Comparison Table
  7. Pin Configuration and Functions
  8. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Thermal Information
    6. 7.6 Electrical Characteristics
    7. 7.7 SNS Timing Characteristics
    8. 7.8 Switching Characteristics
    9. 7.9 Typical Characteristics
  9. Parameter Measurement Information
  10. Detailed Description
    1. 9.1 Overview
    2. 9.2 Functional Block Diagram
    3. 9.3 Device Functional Modes
      1. 9.3.1 Working Mode
    4. 9.4 Feature Description
      1. 9.4.1 Accurate Current Sense
        1. 9.4.1.1 High Accuracy Sense Mode
      2. 9.4.2 Programmable Current Limit
        1. 9.4.2.1 Short-Circuit and Overload Protection
        2. 9.4.2.2 Capacitive Charging
      3. 9.4.3 Inductive-Load Switching-Off Clamp
      4. 9.4.4 Inductive Load Demagnetization
      5. 9.4.5 Full Protections and Diagnostics
        1. 9.4.5.1 Open-Load Detection
        2. 9.4.5.2 Thermal Protection Behavior
        3. 9.4.5.3 Undervoltage Lockout (UVLO) Protection
        4. 9.4.5.4 Overvoltage (OVP) Protection
        5. 9.4.5.5 Reverse Polarity Protection
        6. 9.4.5.6 Protection for MCU I/Os
        7. 9.4.5.7 Diagnostic Enable Function
        8. 9.4.5.8 Loss of Ground
  11. 10Application and Implementation
    1. 10.1 Application Information
    2. 10.2 Typical Application
      1. 10.2.1 Design Requirements
        1. 10.2.1.1 IEC 61000-4-5 Surge
      2. 10.2.2 Detailed Design Procedure
        1. 10.2.2.1 Selecting RILIM
        2. 10.2.2.2 Selecting RSNS
    3. 10.3 Power Supply Recommendations
    4. 10.4 Layout
      1. 10.4.1 Layout Guidelines
        1. 10.4.1.1 EMC Considerations
      2. 10.4.2 Layout Example
        1. 10.4.2.1 PWP Layout without a GND Network
        2. 10.4.2.2 PWP Layout with a GND Network
        3. 10.4.2.3 RGW Layout with a GND Network
      3. 10.4.3 Thermal Considerations
  12. 11Device and Documentation Support
    1. 11.1 Receiving Notification of Documentation Updates
    2. 11.2 Support Resources
    3. 11.3 Trademarks
    4. 11.4 Electrostatic Discharge Caution
    5. 11.5 Glossary
  13. 12Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Layout Guidelines

To prevent thermal shutdown, TJ must be less than 125°C. If the output current is very high, the power dissipation may be large. The HTSSOP and QFN packages have good thermal impedance. However, the PCB layout is very important. Good PCB design can optimize heat transfer, which is absolutely essential for the long-term reliability of the device.

  • Maximize the copper coverage on the PCB to increase the thermal conductivity of the board. The major heat-flow path from the package to the ambient is through the copper on the PCB. Maximum copper is extremely important when there are not any heat sinks attached to the PCB on the other side of the board opposite the package.
  • Add as many thermal vias as possible directly under the package ground pad to optimize the thermal conductivity of the board.
  • All thermal vias should either be plated shut or plugged and capped on both sides of the board to prevent solder voids. To ensure reliability and performance, the solder coverage should be at least 85%.