SLVSGY1A december   2022  – july 2023 TPS65220

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Revision History
  6. Pin Configuration and Functions
  7. Specifications
    1. 6.1  Absolute Maximum Ratings
    2. 6.2  ESD Ratings
    3. 6.3  Recommended Operating Conditions
    4. 6.4  Thermal Information
    5. 6.5  System Control Thresholds
    6. 6.6  BUCK1 Converter
    7. 6.7  BUCK2, BUCK3 Converter
    8. 6.8  General Purpose LDOs (LDO1, LDO2)
    9. 6.9  General Purpose LDOs (LDO3, LDO4)
    10. 6.10 GPIOs and multi-function pins (EN/PB/VSENSE, nRSTOUT, nINT, GPO1, GPO2, GPIO, MODE/RESET, MODE/STBY, VSEL_SD/VSEL_DDR)
    11. 6.11 Voltage and Temperature Monitors
    12. 6.12 I2C Interface
    13. 6.13 Typical Characteristics
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1  Power-Up Sequencing
      2. 7.3.2  Power-Down Sequencing
      3. 7.3.3  Push Button and Enable Input (EN/PB/VSENSE)
      4. 7.3.4  Reset to SoC (nRSTOUT)
      5. 7.3.5  Buck Converters (Buck1, Buck2, and Buck3)
        1. 7.3.5.1 Dual Random Spread Spectrum (DRSS)
      6. 7.3.6  Linear Regulators (LDO1 through LDO4)
      7. 7.3.7  Interrupt Pin (nINT)
      8. 7.3.8  PWM/PFM and Low Power Modes (MODE/STBY)
      9. 7.3.9  PWM/PFM and Reset (MODE/RESET)
      10. 7.3.10 Voltage Select pin (VSEL_SD/VSEL_DDR)
      11. 7.3.11 General Purpose Inputs or Outputs (GPO1, GPO2, and GPIO)
      12. 7.3.12 I2C-Compatible Interface
        1. 7.3.12.1 Data Validity
        2. 7.3.12.2 Start and Stop Conditions
        3. 7.3.12.3 Transferring Data
    4. 7.4 Device Functional Modes
      1. 7.4.1 Modes of Operation
        1. 7.4.1.1 OFF State
        2. 7.4.1.2 INITIALIZE State
        3. 7.4.1.3 ACTIVE State
        4. 7.4.1.4 STBY State
        5. 7.4.1.5 Fault Handling
    5. 7.5 User Registers
    6. 7.6 Device Registers
  9. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Typical Application Example
      2. 8.2.2 Design Requirements
      3. 8.2.3 Detailed Design Procedure
        1. 8.2.3.1 Buck1, Buck2, Buck3 Design Procedure
        2. 8.2.3.2 LDO1, LDO2 Design Procedure
        3. 8.2.3.3 LDO3, LDO4 Design Procedure
        4. 8.2.3.4 VSYS, VDD1P8
        5. 8.2.3.5 Digital Signals Design Procedure
      4. 8.2.4 Application Curves
    3. 8.3 Power Supply Recommendations
    4. 8.4 Layout
      1. 8.4.1 Layout Guidelines
      2. 8.4.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Documentation Support
      1. 9.1.1 Related Documentation
    2. 9.2 Receiving Notification of Documentation Updates
    3. 9.3 Support Resources
    4. 9.4 Trademarks
    5. 9.5 Electrostatic Discharge Caution
    6. 9.6 Glossary
  11. 10Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

System Control Thresholds

Over operating free-air temperature range (unless otherwise noted). Voltage level refers to the AGND ground of the device.
POS PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
Electrical Characteristics
4.1.1 VSYS Operating Input Voltage 2.5 5.5 V
4.1.2 VSYSPOR_Rising VSYS POR rising threshold Measured on VSYS pin, untrimmed 2.2 2.5 V
4.1.3 VSYSUVLO_Falling VSYS UVLO falling threshold Measured on VSYS pin, trimmed 2.175 2.25 V
4.1.4 VSYSPOR_Hyst VSYS UVLO/POR hysteresis VSYSPOR_Rising_untrimmed-VSYSUVLO_Falling_trimmed 130 mV
4.1.5 VVSYS_OVP_Rise VSYS OVP rising threshold, trimmed Measured on VSYS pin, trimmed 5.9 6.1 V
4.1.6 VVSYS_OVP_Fall VSYS OVP falling threshold, trimmed Measured on VSYS pin, trimmed 5.7 5.95 V
4.1.7 VVSYS_OVP_Hyst VSYS OVP hysteresis VSYSOVP_Rising_trimmed-VSYSOVP_falling_trimmed 100 140 180 mV
4.1.8 VVDD1P8 VDD1P8 voltage 1.7 1.8 1.9 V
4.2.1a IINITIALIZE Current Consumption in INITIALIZE state,
at 25°C
Combined Current from VSYS and PVIN_x pins. VSYS = PVIN_Bx = PVIN_LDOx = 5V. All Monitors are off.
TJ = 25°C
15 22 µA
4.2.1b IINITIALIZE
Current Consumption in INITIALIZE state,
-40°C to 150°C
 
Combined Current from VSYS and PVIN_x pins. VSYS = PVIN_Bx = PVIN_LDOx = 5V. All Monitors are off.
TJ = -40°C to 150°C
15 37 µA
4.2.2a IACTIVE ACTIVE State Current Consumption, all rails on, at 25°C Combined Current from VSYS and PVIN_x pins. VSYS = PVIN_Bx = PVIN_LDOx = 5V. All Outputs are on, all LDOs in LDO-mode, Bucks in PFM mode. No Load.
TJ = 25°C
250 290 µA
4.2.2b IACTIVE ACTIVE State Current Consumption, all rails on, 
-40°C to 150°C
Combined Current from VSYS and PVIN_x pins. VSYS = PVIN_Bx = PVIN_LDOx = 5V. All Outputs are on, all LDOs in LDO-mode, Bucks in PFM mode. No Load.
TJ = -40°C to 150°C
250 500 µA
4.2.3a ISTBY STBY State Current Consumption, only LDO1 on, at 25°C Combined Current from VSYS and PVIN_x pins. VSYS = PVIN_Bx = PVIN_LDOx = 5V. Only LDO1 on in LDO-mode. No Load. 
TJ = 25°C
105 125 µA
4.2.3b ISTBY STBY State Current Consumption, only LDO1 on, -40°C to 150°C Combined Current from VSYS and PVIN_x pins. VSYS = PVIN_Bx = PVIN_LDOx = 5V. Only LDO1 on in LDO-mode. No Load. 
TJ = -40°C to 150°C
105 150 µA
4.2.4a ISTBY STBY State Current Consumption, all rails on, VMON on at 25°C Combined Current from VSYS and PVIN_x pins. VSYS = PVIN_Bx = PVIN_LDOx = 5V. All Outputs are on, all LDOs in LDO-mode, Bucks in PFM mode. No Load. Output-voltage Monitors are on, VSYS-monitor (UV/OVP) are on.
TJ = 25°C
250 290 µA
4.2.4b ISTBY STBY State Current Consumption, all rails on, VMON on,
-40°C to 150°C
Combined Current from VSYS and PVIN_x pins. VSYS = PVIN_Bx = PVIN_LDOx = 5V. All Outputs are on, all LDOs in LDO-mode,, Bucks in PFM mode. No Load. Output-voltage Monitors are on, VSYS-monitor (UV/OVP) are on.
TJ = -40°C to 150°C
250 500 µA
Timing Requirements
4.3.1 tOFF_TO_INIT Time from VSYS passing VSYS_POR until entering INITIALIZE state, including EEPROM-read, ready for ON-request Time from VSYS passing VSYS_POR until entering INITIALIZE state. On request execution gated by HOT and RV 3.2 ms
4.3.2a tTIMEOUT_UV UV-detection in case a rail does not reach UV-threshold during ramp-up end of tRAMP + sample- and deglitch time
4.3.2b tTIMEOUT_UV_SLOT Timeout in case a rail does not reach UV-threshold during ramp-up, applicable in Multi-PMIC-configuration only end of slot-extension time (3ms, 4ms or 13ms)
4.3.3 tTIMEOUT_Discharge Timeout in case a rail cannot be discharged when transitioning from STBY to ACTIVE state 72 80 88 ms