SLUSCK0E
November 2017 – May 2019
UCC21220
,
UCC21220A
PRODUCTION DATA.
1
Features
2
Applications
3
Description
Device Images
Typical Application
4
Revision History
5
Device Comparison Table
6
Pin Configuration and Functions
Pin Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Power Ratings
7.6
Insulation Specifications
7.7
Safety-Related Certifications
7.8
Safety-Limiting Values
7.9
Electrical Characteristics
7.10
Switching Characteristics
7.11
Thermal Derating Curves
7.12
Typical Characteristics
8
Parameter Measurement Information
8.1
Minimum Pulses
8.2
Propagation Delay and Pulse Width Distortion
8.3
Rising and Falling Time
8.4
Input and Disable Response Time
8.5
Power-up UVLO Delay to OUTPUT
8.6
CMTI Testing
9
Detailed Description
9.1
Overview
9.2
Functional Block Diagram
9.3
Feature Description
9.3.1
VDD, VCCI, and Under Voltage Lock Out (UVLO)
9.3.2
Input and Output Logic Table
9.3.3
Input Stage
9.3.4
Output Stage
9.3.5
Diode Structure in UCC21220 and UCC21220A
9.4
Device Functional Modes
9.4.1
Disable Pin
10
Application and Implementation
10.1
Application Information
10.2
Typical Application
10.2.1
Design Requirements
10.2.2
Detailed Design Procedure
10.2.2.1
Designing INA/INB Input Filter
10.2.2.2
Select External Bootstrap Diode and its Series Resistor
10.2.2.3
Gate Driver Output Resistor
10.2.2.4
Estimating Gate Driver Power Loss
10.2.2.5
Estimating Junction Temperature
10.2.2.6
Selecting VCCI, VDDA/B Capacitor
10.2.2.6.1
Selecting a VCCI Capacitor
10.2.2.6.2
Selecting a VDDA (Bootstrap) Capacitor
10.2.2.6.3
Select a VDDB Capacitor
10.2.2.7
Application Circuits with Output Stage Negative Bias
10.2.3
Application Curves
11
Power Supply Recommendations
12
Layout
12.1
Layout Guidelines
12.1.1
Component Placement Considerations
12.1.2
Grounding Considerations
12.1.3
High-Voltage Considerations
12.1.4
Thermal Considerations
12.2
Layout Example
13
Device and Documentation Support
13.1
Documentation Support
13.1.1
Related Documentation
13.2
Related Links
13.3
Receiving Notification of Documentation Updates
13.4
Community Resources
13.5
Trademarks
13.6
Electrostatic Discharge Caution
13.7
Glossary
14
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
D|16
MPDS178G
Thermal pad, mechanical data (Package|Pins)
Orderable Information
slusck0e_oa
slusck0e_pm
1
Features
Supports basic and functional isolation
CMTI greater than 100-V/ns
4-A peak source, 6-A peak sink output
Switching parameters:
40-ns maximum propagation delay
5-ns maximum delay matching
5.5-ns maximum pulse-width distortion
35-µs maximum VDD power-up delay
Up to 18-V VDD output drive supply
5-V and
8-V VDD UVLO
Options
Operating temp. range (T
A
) –40°C to 125°C
Narrow body SOIC-16 (D) package
Rejects input pulses shorter than 5-ns
TTL and CMOS compatible inputs
Safety-related certifications:
4242-V
PK
isolation per DIN V VDE V 0884-11:2017-01 and DIN EN 61010-1 (planned)
3000-V
RMS
isolation for 1 minute per UL 1577
CQC certification per GB4943.1-2011 (planned)