JAJSFD0C September 2014 – March 2021
PRODUCTION DATA
Figure 9-10 shows the pin diagram. Table 9-13 summarizes the selection of the pin function.

| PIN NAME (P2.x) | x | FUNCTION | CONTROL BITS OR SIGNALS | ||
|---|---|---|---|---|---|
| P2DIR.x | P2SEL1.x | P2SEL0.x | |||
| P2.0/TA1.0/CLKIN | 0 | P2.0 (I/O) | I: 0; O: 1 | 0 | 0 |
| TA1.CCI0A | 0 | 0 | 1 | ||
| TA1.0 | 1 | ||||
| CLKIN (DCO bypass clock) | 0 | 1 | 0 | ||
| DVSS | 1 | ||||
| N/A | 0 | 1 | 1 | ||
| DVSS | 1 | ||||
| P2.1/TA1.1 | 1 | P2.1 (I/O) | I: 0; O: 1 | 0 | 0 |
| TA1.CCI1A | 0 | 0 | 1 | ||
| TA1.1 | 1 | ||||
| N/A | 0 | 1 | 0 | ||
| DVSS | 1 | ||||
| N/A | 0 | 1 | 1 | ||
| DVSS | 1 | ||||
| P2.2/TA1.2 | 2 | P2.2 (I/O) | I: 0; O: 1 | 0 | 0 |
| TA1.CCI2A | 0 | 0 | 1 | ||
| TA1.2 | 1 | ||||
| N/A | 0 | 1 | 0 | ||
| DVSS | 1 | ||||
| N/A | 0 | 1 | 1 | ||
| DVSS | 1 | ||||
| P2.4/TA1.0(1) | 4 | P2.4 (I/O) | I: 0; O: 1 | 0 | 0 |
| TA1.CCI0B | 0 | 0 | 1 | ||
| TA1.0 | 1 | ||||
| N/A | 0 | 1 | 0 | ||
| DVSS | 1 | ||||
| N/A | 0 | 1 | 1 | ||
| DVSS | 1 | ||||
| P2.5/TA0.0(1) | 5 | P2.5 (I/O) | I: 0; O: 1 | 0 | 0 |
| TA0.CCI0B | 0 | 0 | 1 | ||
| TA0.0 | 1 | ||||
| N/A | 0 | 1 | 0 | ||
| DVSS | 1 | ||||
| N/A | 0 | 1 | 1 | ||
| DVSS | 1 | ||||
| P2.6/TA0.1(1) | 6 | P2.6 (I/O) | I: 0; O: 1 | 0 | 0 |
| N/A | 0 | 0 | 1 | ||
| TA0.1 | 1 | ||||
| N/A | 0 | 1 | 0 | ||
| DVSS | 1 | ||||
| N/A | 0 | 1 | 1 | ||
| DVSS | 1 | ||||
| P2.7/TA0.2(1) | 7 | P2.7 (I/O) | I: 0; O: 1 | 0 | 0 |
| N/A | 0 | 0 | 1 | ||
| TA0.2 | 1 | ||||
| N/A | 0 | 1 | 0 | ||
| DVSS | 1 | ||||
| N/A | 0 | 1 | 1 | ||
| DVSS | 1 | ||||