SPRS565D April 2009 – June 2014 TMS320C6743
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
| NO. | MIN | MAX | UNIT | |||
|---|---|---|---|---|---|---|
| 17 | td(ENA_SPC)M | Delay from slave assertion of SPI0_ENA active to first SPI0_CLK from master.(3) | Polarity = 0, Phase = 0,
to SPI0_CLK rising |
3P + 3.6 | ns | |
| Polarity = 0, Phase = 1,
to SPI0_CLK rising |
0.5tc(SPC)M + 3P + 3.6 | |||||
| Polarity = 1, Phase = 0,
to SPI0_CLK falling |
3P + 3.6 | |||||
| Polarity = 1, Phase = 1,
to SPI0_CLK falling |
0.5tc(SPC)M + 3P + 3.6 | |||||
| 18 | td(SPC_ENA)M | Max delay for slave to deassert SPI0_ENA after final SPI0_CLK edge to ensure master does not begin the next transfer.(4) | Polarity = 0, Phase = 0,
from SPI0_CLK falling |
0.5tc(SPC)M + P + 5 | ns | |
| Polarity = 0, Phase = 1,
from SPI0_CLK falling |
P + 5 | |||||
| Polarity = 1, Phase = 0,
from SPI0_CLK rising |
0.5tc(SPC)M + P + 5 | |||||
| Polarity = 1, Phase = 1,
from SPI0_CLK rising |
P + 5 | |||||