JAJSDJ4D March   2016  – July 2017 TPS548D22

PRODUCTION DATA.  

  1. 特長
  2. アプリケーション
  3. 概要
  4. 改訂履歴
  5. Description (continued)
  6. Pin Configuration and Functions
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Electrical Characteristics
    6. 7.6 Typical Characteristics
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 40-A FET
      2. 8.3.2 On-Resistance
      3. 8.3.3 Package Size, Efficiency and Thermal Performance
      4. 8.3.4 Soft-Start Operation
      5. 8.3.5 VDD Supply Undervoltage Lockout (UVLO) Protection
      6. 8.3.6 EN_UVLO Pin Functionality
      7. 8.3.7 Fault Protections
        1. 8.3.7.1 Current Limit (ILIM) Functionality
        2. 8.3.7.2 VDD Undervoltage Lockout (UVLO)
        3. 8.3.7.3 Overvoltage Protection (OVP) and Undervoltage Protection (UVP)
        4. 8.3.7.4 Out-of-Bounds Operation
        5. 8.3.7.5 Overtemperature Protection
    4. 8.4 Device Functional Modes
      1. 8.4.1 DCAP3 Control Topology
      2. 8.4.2 DCAP Control Topology
    5. 8.5 Programming
      1. 8.5.1 Programmable Pin-Strap Settings
        1. 8.5.1.1 Frequency Selection (FSEL) Pin
        2. 8.5.1.2 VSEL Pin
        3. 8.5.1.3 DCAP3 Control and Mode Selection
          1. 8.5.1.3.1 Application Workaround to Support 4-ms and 8-ms SS Settings
      2. 8.5.2 Programmable Analog Configurations
        1. 8.5.2.1 RSP/RSN Remote Sensing Functionality
          1. 8.5.2.1.1 Output Differential Remote Sensing Amplifier
        2. 8.5.2.2 Power Good (PGOOD Pin) Functionality
  9. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Applications
      1. 9.2.1 TPS548D22 1.5-V to 16-V Input, 1-V Output, 40-A Converter
      2. 9.2.2 Design Requirements
      3. 9.2.3 Design Procedure
        1. 9.2.3.1  Switching Frequency Selection
        2. 9.2.3.2  Inductor Selection
        3. 9.2.3.3  Output Capacitor Selection
          1. 9.2.3.3.1 Minimum Output Capacitance to Ensure Stability
          2. 9.2.3.3.2 Response to a Load Transient
          3. 9.2.3.3.3 Output Voltage Ripple
        4. 9.2.3.4  Input Capacitor Selection
        5. 9.2.3.5  Bootstrap Capacitor Selection
        6. 9.2.3.6  BP Pin
        7. 9.2.3.7  R-C Snubber and VIN Pin High-Frequency Bypass
        8. 9.2.3.8  Optimize Reference Voltage (VSEL)
        9. 9.2.3.9  MODE Pin Selection
        10. 9.2.3.10 Overcurrent Limit Design.
      4. 9.2.4 Application Curves
  10. 10Power Supply Recommendations
  11. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Example
      1. 11.2.1 Mounting and Thermal Profile Recommendation
  12. 12デバイスおよびドキュメントのサポート
    1. 12.1 デバイス・サポート
      1. 12.1.1 デベロッパー・ネットワークの製品に関する免責事項
    2. 12.2 ドキュメントの更新通知を受け取る方法
    3. 12.3 コミュニティ・リソース
    4. 12.4 商標
    5. 12.5 静電気放電に関する注意事項
    6. 12.6 Glossary
  13. 13メカニカル、パッケージ、および注文情報
  14. 14Package Option Addendum
    1. 14.1 Packaging Information
    2. 14.2 Tape and Reel Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Layout

Layout Guidelines

Consider these layout guidelines before starting a layout work using TPS548D22.

  • It is absolutely critical that all GND pins, including AGND (pin 30), DRGND (pin 29), and PGND (pins 13, 14, 15, 16, 17, 18, 19, and 20) are connected directly to the thermal pad underneath the device via traces or plane.
  • Include as many thermal vias as possible to support a 40-A thermal operation. For example, a total of 35 thermal vias are used (outer diameter of 20 mil) in the TPS548D22EVM-784 available for purchase at ti.com. (SLUUBE4)
  • Placed the power components (including input/output capacitors, output inductor and TPS548D22device) on one side of the PCB (solder side). Insert at least two inner layers (or planes) connected to the power ground, in order to shield and isolate the small signal traces from noisy power lines.
  • Place the VIN pin decoupling capacitors as close as possible to the PVIN and PGND pins to minimize the input AC current loop. Place a high-frequency decoupling capacitor (with a value between 1 nF and 0.1 µF) as close to the PVIN pin and PGND pin as the spacing rule allows. This placement helps suppress the switch node ringing.
  • Place VDD and BP decoupling capacitors as close to the device pins as possible. Do not use PVIN plane connection for the VDD pin. Separate the VDD signal from the PVIN signal by using separate trace connections. Provide GND vias for each decoupling capacitor and make the loop as small as possible.
  • Ensure that the PCB trace defined as switch node (which connects the SW pins and up-stream of the output inductor) are as short and wide as possible. In the TPS548D22EVM-784 EVM design, the SW trace width is 200 mil. Use a separate via or trace to connect SW node to snubber and bootstrap capacitor. Do not combine these connections.
  • Place all sensitive analog traces and components (including VOSNS, RSP, RSN, ILIM, MODE, VSEL and FSEL) far away from any high voltage switch node (itself and others), such as SW and BOOT to avoid noise coupling. In addition, place MODE, VSEL and FSEL programming resistors near the device pins.
  • The RSP and RSN pins operate as inputs to a differential remote sense amplifier that operates with very high impedance. It is essential to route the RSP and RSN pins as a pair of diff-traces in Kelvin-sense fashion. Route them directly to either the load sense points (+ and –) or the output bulk capacitors. The internal circuit uses the VOSNS pin for on-time adjustment. It is critical to tie the VOSNS pin directly tied to VOUT (load sense point) for accurate output voltage result.

Layout Example

TPS548D22 evm_top_view.gif Figure 25. EVM Top View
TPS548D22 evm_inner_layer1.gif Figure 27. EVM Inner Layer 1
TPS548D22 evm_layer6.gif Figure 29. EVM Inner Layer 3
TPS548D22 evm_bottom_layer.gif Figure 31. EVM Bottom Layer
TPS548D22 evm_layer3.gif Figure 26. EVM Top Layer
TPS548D22 evm_layer5.gif Figure 28. EVM Inner Layer 2
TPS548D22 evm_layer4.gif Figure 30. EVM Inner Layer 4

Mounting and Thermal Profile Recommendation

Proper mounting technique adequately covers the exposed thermal tab with solder. Excessive heat during the reflow process can affect electrical performance. Figure 32 shows the recommended reflow oven thermal profile. Proper post-assembly cleaning is also critical to device performance. See the Application Report, QFN/SON PCB Attachment, (SLUA271) for more information.

TPS548D22 mech_thermal_profile_slusc81.gif Figure 32. Recommended Reflow Oven Thermal Profile

Table 9. Recommended Thermal Profile Parameters

PARAMETER MIN TYP MAX UNIT
RAMP UP AND RAMP DOWN
rRAMP(up) Average ramp-up rate, TS(max) to TP 3 °C/s
rRAMP(down) Average ramp-down rate, TP to TS(max) 6 °C/s
PRE-HEAT
TS Pre-heat temperature 150 200 °C
tS Pre-heat time, TS(min) to TS(max) 60 180 s
REFLOW
TL Liquidus temperature 217 °C
TP Peak temperature 260 °C
tL Time maintained above liquidus temperature, TL 60 150 s
tP Time maintained within 5°C of peak temperature, TP 20 40 s
t25P Total time from 25°C to peak temperature, TP 480 s