SFFS273 December   2021 LMK00804B-Q1

 

  1.   Trademarks
  2. 1Overview
  3. 2Functional Safety Failure In Time (FIT) Rates
  4. 3Failure Mode Distribution (FMD)
  5. 4Pin Failure Mode Analysis (Pin FMA)

Pin Failure Mode Analysis (Pin FMA)

This section provides a failure mode analysis (FMA) for the pins of the LMK00804B-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

Table 4-1 TI Classification of Failure Effects
ClassFailure Effects
APotential device damage that affects functionality.
BNo device damage, but loss of functionality.
CNo device damage, but performance degradation.
DNo device damage, no impact to functionality or performance.

Figure 4-1 shows the LMK00804B-Q1 pin diagram. For a detailed description of the device pins, see the Pin Configuration and Functions section in the LMK00804B-Q1 data sheet.

Figure 4-1 Pin Diagram

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

  • VDD = VDDO = 3.3 V
  • CLK_EN and CLK_SEL pulled to VDD with 1k Ohm resistor.
  • 100 MHz LVDS signal applied to CLK_P/N.
Table 4-2 Pin FMA for Device Pins Short-Circuited to Ground
Pin NamePin No.Description of Potential Failure Effect(s)Failure Effect Class
GND1No effect. Normal operation.D
NC2Outputs disabled.B
VDD3Device unpowered. Device not functional. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage may be plausible.A
CLK_EN 4 CLK_EN pulled low. Outputs disabled to logic low state. B
CLK_P 5 Invalid input clock. No output clocks if CLK_P/N input is selected. B
CLK_N 6 Invalid input clock. No output clocks if CLK_P/N input is selected. B
CLK_SEL 7 CLK_SEL pulled low. LVCMOS_CLK selected as input. B
LVCMOS_CLK 8 Invalid input clock. No output clocks if LVCMOS_CLK input is selected. B
GND 9 No effect. Normal operation. D
Q3 10 Output pulled low. No output clock. Long periods of high current flow through output transistors may cause device damage. A
VDDO 11 Outputs not functional. B
Q2 12 Output pulled low. No output clock. Long periods of high current flow through output transistors may cause device damage. A
GND 13 No effect. Normal operation. D
Q1 14 Output pulled low. No output clock. Long periods of high current flow through output transistors may cause device damage. A
VDDO 15 Outputs not functional. B
Q0 16 Output pulled low. No output clock. Long periods of high current flow through output transistors may cause device damage. A
Table 4-3 Pin FMA for Device Pins Open-Circuited
Pin NamePin No.Description of Potential Failure Effect(s)Failure Effect Class
GND 1 With this pin open, the device has a weaker ground connection than intended by design. Other ground pins maintain connection. Performance degradation possible. C
NC 2 No effect. Normal operation. D
VDD 3 Device unpowered. Device not functional. B
CLK_EN 4 Internally pulled high. Outputs enabled. D
CLK_P 5 Internally pulled low. No output clock. B
CLK_N 6 Internally biased to VDD/2 when left floating. Normal operation for single ended input. D
CLK_SEL 7 Internally pulled high. CLK_P, CLK_N (pins 5, 6) selected. D
LVCMOS_CLK 8 The internal pulldown resistor ensures a low state when this input is left floating. B
GND 9 With this pin open, the device has a weaker ground connection than intended by design. Other ground pins maintain connection. Performance degradation possible. C
Q3 10 No output. C
VDDO 11 Outputs not powered. No output. B
Q2 12 No output. C
GND 13 With this pin open, the device has a weaker ground connection than intended by design. Other ground pins maintain connection. Performance degradation possible. C
Q1 14 No output. C
VDDO 15 Outputs not powered. No output. B
Q0 16 No output. C
Table 4-4 Pin FMA for Device Pins Short-Circuited to Adjacent Pin
Pin NamePin No.Shorted toDescription of Potential Failure Effect(s)Failure Effect Class
GND1NCOutputs disabled.B
NC2VDDNo effect. Normal operation.D
VDD3CLK_ENPulled high. Outputs enabled.D
CLK_EN 4 CLK_P Not considered. Corner pin. D
CLK_P 5 CLK_N Clock input shorted. May create noise on output, if selected. C
CLK_N 6 CLK_SEL CLK_N pulled high. Potential duty cycle distortion.
CLK_SEL pulled high. CLK_P, CLK_N (pins 5, 6) selected.
C
CLK_SEL 7 LVCMOS_CLK Both pins pulled to Vdd/2. CLK_SEL will randomly selects LVCMOS_CLK or CLK_P/N. B
LVCMOS_CLK 8 GND Not considered. Corner pin. D
GND 9 Q3 Output pulled low. No output clock. Long periods of high current flow through output transistors may cause device damage. A
Q3 10 VDDO Output pulled high. No output clock. Long periods of high current flow through output transistors may cause device damage. A
VDDO 11 Q2 Output pulled high. No output clock. Long periods of high current flow through output transistors may cause device damage. A
Q2 12 GND Not considered. Corner pin. D
GND 13 Q1 Output pulled low. No output clock. Long periods of high current flow through output transistors may cause device damage. A
Q1 14 VDDO Output pulled high. No output clock. Long periods of high current flow through output transistors may cause device damage. A
VDDO 15 Q0 Output pulled high. No output clock. Long periods of high current flow through output transistors may cause device damage. A
Q0 16 GND Not considered. Corner pin. D
Table 4-5 Pin FMA for Device Pins Short-Circuited to VDD
Pin NamePin No.Description of Potential Failure Effect(s)Failure Effect Class
GND 1 Device unpowered. Device not functional. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage may be plausible. A
NC 2 No effect. Normal operation. D
VDD 3 No effect. Normal operation. D
CLK_EN 4 Pulled high. Outputs enabled. D
CLK_P 5 If selected with CLK_SEL, input signal may not be recognized. B
CLK_N 6 If selected with CLK_SEL, input signal may not be recognized. B
CLK_SEL 7 Pulled high. CLK_P, CLK_N (pins 5, 6) selected. D
LVCMOS_CLK 8 If input selected, outputs remain steady low or high. B
GND 9 Device unpowered. Device not functional. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage may be plausible. A
Q3 10 Output pulled high. No output clock. Long periods of high current flow through output transistors may cause device damage. A
VDDO 11 No effect. Normal operation. D
Q2 12 Output pulled high. No output clock. Long periods of high current flow through output transistors may cause device damage. A
GND 13 Device unpowered. Device not functional. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage may be plausible. A
Q1 14 Output pulled high. No output clock. Long periods of high current flow through output transistors may cause device damage. A
VDDO 15 No effect. Normal operation. D
Q0 16 Output pulled high. No output clock. Long periods of high current flow through output transistors may cause device damage. A