SLAA828B March   2018  – August 2021 MSP430FR2000 , MSP430FR2032 , MSP430FR2033 , MSP430FR2100 , MSP430FR2110 , MSP430FR2111 , MSP430FR2310 , MSP430FR2311 , MSP430FR2422 , MSP430FR2433 , MSP430FR2512 , MSP430FR2522 , MSP430FR2532 , MSP430FR2533 , MSP430FR2632 , MSP430FR2633 , MSP430FR4131 , MSP430FR4132 , MSP430FR4133

 

  1.   Trademarks
  2. 1Introduction
  3. 2ADC Low-Power Sampling Software Design
    1. 2.1 System Clock Source Selection
    2. 2.2 ADC Clock Source Selection
    3. 2.3 Initialization of Unused GPIO Pins
  4. 3ADC Error Correction and Experimental Testing
    1. 3.1 Error Correction
    2. 3.2 Accuracy Test
  5. 4Time-Division Multiplexing of the ADC to Achieve Additional Channel Acquisition
  6. 5Summary
  7. 6References
  8. 7Revision History

System Clock Source Selection

Two main MSP430 system clock sources are available: the internal 32-kHz low-frequency REFOCLK and the external crystal XT1CLK. Table 2-1 compares the power consumption of the system clocks DCOCLK and ACLK using these clock sources. Using the external XT1CLK as the system clock source results in outstanding power consumption.

Table 2-1 Power Consumption With Different System Clock Source
Clock Source (1) REFOCLK XT1CLK
Sampling frequency (Hz) 1 1
Power consumption (µA) 19 1.2
Experimental conditions:
  1. Device uses a free running MCLK at 1 MHz
  2. Test hardware is the MSP430FR4133 LaunchPad™ development kit
  3. ADC clock source is SMCLK
  4. LPM3 low-power mode
  5. ADC sample hold time is 8 ADCCLK cycles
  6. Unused pins are pulled down