SNLA426 june   2023 DS320PR1601 , DS320PR410

 

  1.   1
  2.   Abstract
  3.   Trademarks
  4. Introduction
  5. PCIe Gen3, Gen4, and Gen5 Loss Budget
  6. Minimum Eye Width
  7. Cross Talk Mitigation
  8. Humidity and Temperature Insertion Loss
  9. Critical Signals
  10. General High-Speed Signal Routing
  11. PCB Grain and Fiber Weave Selection
  12. PCB Material Loss Budget
  13. 10High-Speed Signal Trace Impedance
  14. 11High-Speed Signal Trace Length Matching
  15. 12Differential Trace Routing Guidelines
  16. 13Differential-Inter-Pair Matching
  17. 14Intra-pair Length Matching
  18. 15Trace Bends
  19. 16Minimum Differential Trace-To-Trace Distance
  20. 17Serpentine Guidelines
  21. 18High-Speed Differential Signal Quick Rules
  22. 19High-Speed Differential Pair Reference Plane
  23. 20Via Staggering
  24. 21Via Stubs
  25. 22Via Pads
  26. 23Via Discontinuity Mitigation
  27. 24Back-Drill Stubs
  28. 25AC Coupling Capacitors Placement
  29. 26AC Coupling Capacitor Physical Placement
  30. 27Auxiliary Signal AC Match Termination
  31. 28Suggested PCB Stack-ups
  32. 29Summary
  33. 30References

AC Coupling Capacitor Physical Placement

If there is a chip to chip connection, the capacitor needs to be placed as close to the RX as possible. If there is a chip to a connector connection – CEM or PCIe edge finger – it is advised to place the capacitor as close to the edge finger or connector as possible.

It is also important to examine the effects of a void under the AC coupling capacitor. For example, assume the smallest AC coupling capacitor is used (0201). The width of this pad is 12 mils. Given different board stack-ups, the trace width of a differential 85 Ω trace could vary between 5-7 mils. The 0201-capacitor pad is almost twice the trace width; therefore, there is an impedance drop due to this pad difference.

Secondly, the pad or height of the capacitor pad has some fringe effects as well. Given these insights, it is best to use the smallest capacitor size – as close to the trace width as possible. It is possible to smoothly transition from the trace to the capacitor pad; however, 3D HFSS simulation would provide the optimum geometry.

Table 26-1 Capacitor Code and Dimensions
CodeLength(l)Width(w)Height(h)
Imperial Metric Inch mm Inch mm Inch mm
020106030.0240.60.0120.30.010.25
040210050.041.00.020.50.0140.35
060316080.061.550.030.850.0180.45

To minimize the discontinuities associated with the placement of SMD components on the differential signal traces, TI recommends voiding the SMD mounting pads of the reference plane by 100%. The void around the pad of the AC coupling capacitor should be two layers deep. Figure 26-1 is an example of a reference plane voiding of surface mount devices. As noted, the void is actually larger than the AC coupling capacitor pad. This is to compensate for the fringe effect of the AC coupling capacitor height and or body.

GUID-20230510-SS0I-XTRM-7HXX-992W1JHZHZDH-low.svgFigure 26-1 Reference Plane Void Example