DLPS231B October 2021 – October 2024 DLPC3421
PRODUCTION DATA
| MIN | MAX | UNIT | |||
|---|---|---|---|---|---|
| Clock lane | Frequency | 80 | 235 | MHz | |
| Data lane | Effective data rate | 160 | 470 | Mbps | |
| Number of data lanes | Selectable | 1 | 4 | lanes | |
| tHS-PREPARE+ tHS-ZERO | During a LP to HS transition, the time that the transmitter drives the HS-0 state prior to transmitting the synchronization sequence | 80MHz to 94MHz HS clock | 565 | ns | |
| 95MHz to 235MHz HS clock(1) | 465(2) | ||||
| tHS-SETTLE | Time interval during which the HS receiver ignores any data lane HS transitions, starting from the beginning of THS-PREPARE; the HS receiver ignores any data lane transitions before the minimum value, and responds to any data lane transitions after the maximum value | 80MHz to 94MHz HS clock | 565(3) | ns | |
| 95MHz to 235MHz HS clock | 465(3) | ||||