at VO = 2 VPP, RF
= 1 kΩ, RL = 1 kΩ and TA ≈ 25°C (unless otherwise noted)

| Simulated with no output
load |
Figure 6-42 Open-Loop Gain and Phase vs Frequency
Figure 6-44 Large-Signal Response vs Supply Voltage
Figure 6-46 Harmonic Distortion vs Frequency vs Supply Voltage
| Measured then fit to ideal
1/f model |
Figure 6-48 Auxiliary Input Stage Voltage Noise Density vs Frequency
Figure 6-50 Common-Mode Rejection Ratio vs Frequency
| Simulated curves,
VS = 24 V |
Figure 6-52 Power
Supply Rejection Ratio vs Frequency
| Abs (VIN,Diff
(max)) = VS when VS <
7 V |
Figure 6-54 Input
Bias Current vs Differential Input Voltage
Figure 6-56 Input
Offset Voltage vs Ambient Temperature
| 27000 units, µ = 16 µV, σ = 63 µV, VS = 24
V |
Figure 6-58 Input
Offset Voltage Distribution
Figure 6-43 Large-Signal Response vs Supply Voltage
Figure 6-45 Harmonic Distortion vs Frequency vs Supply Voltage
| Measured then fit to ideal
1/f model |
Figure 6-47 Input
Voltage Noise Density vs Frequency
Figure 6-49 Open-Loop Output Impedance vs Frequency
Figure 6-51 Power
Supply Rejection Ratio vs Frequency
Figure 6-53 Input
Bias Current vs Input Common-Mode Voltage
| 32 units, SOIC package,
VS = ±5 V |
Figure 6-55 Quiescent Current vs Ambient Temperature
| 27000 units, µ = 3.82 mA, σ = 17 µA, VS = 24
V |
Figure 6-57 Quiescent Current Distribution
| –40°C to +125°C fit, 32
units, µ = –0.15 µV/°C, σ = 2.5 µV/°C |
Figure 6-59 Input
Offset Voltage Drift Distribution