SCAS042C
May 1988 – May 2024
74AC11138
PRODUCTION DATA
1
1
Features
2
Description
3
Pin Configuration and Functions
4
Specifications
4.1
Absolute Maximum Ratings
4.2
Recommended Operating Conditions
4.3
Thermal Information
4.4
Electrical Characteristics
4.5
Switching Characteristics, VCC = 3.3 V ± 0.3 V
4.6
Switching Characteristics, VCC = 5 V ± 0.5 V
4.7
Operating Characteristics
5
Parameter Measurement Information
6
Detailed Description
6.1
Overview
6.2
Functional Block Diagram
6.3
Device Functional Modes
7
Application and Implementation
7.1
Application Information
7.2
Power Supply Recommendations
7.3
Layout
7.3.1
Layout Guidelines
8
Device and Documentation Support
8.1
Documentation Support (Analog)
8.1.1
Related Documentation
8.2
Receiving Notification of Documentation Updates
8.3
Support Resources
8.4
Trademarks
8.5
Electrostatic Discharge Caution
8.6
Glossary
9
Revision History
10
Mechanical, Packaging, and Orderable Information
1
Features
Designed specifically for high-speed memory decoders and data transmission systems
Incorporates three enable inputs to simplify cascading and/or data reception
Center-Pin V
CC
and GND configurations minimize high-speed switching noise
EPIC
™
(Enhanced-Performance Implanted CMOS) 1-µm process
500-mA typical latch-up immunity at 125
°
C
Package options include plastic small-outline (D) and thin shrink small-outline (PW) packages, and standard plastic 300-mil DIPs (N)