SCAS989A March 2024 – September 2025 SN74LV8T541-Q1
PRODUCTION DATA
The SN74LV8T541-Q1 contains eight non-inverting buffers with 3-state outputs. The active low output enable pins (OE1 and OE2) control all eight channels, and are configured so that both must be low for the outputs to be active.
The input is designed with a reduced threshold circuit to support up translation when the supply voltage is larger than the input voltage. Additionally, the 5V tolerant input pins enable down translation when the input voltage is larger than the supply voltage. The output level is always referenced to the supply voltage (VCC) and supports 1.8V, 2.5V, 3.3V, and 5V CMOS levels.
| PART NUMBER | PACKAGE(1) | PACKAGE SIZE(2) | BODY SIZE(3) |
|---|---|---|---|
| SN74LV8T541-Q1 | PW (TSSOP, 20) | 6.5mm × 6.4mm | 6.5mm x 4.4mm |
| DGS (VSSOP, 20) | 5.1mm × 4.9mm | 5.1mm × 3.0mm | |
| RKS (VQFN, 20) | 4.5mm × 2.5mm | 4.5mm × 2.5mm |
Functional Block Diagram