SCASE97 May   2025 SN74LVC595A-Q1

ADVANCE INFORMATION  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1 Absolute Maximum Ratings
    2. 5.2 ESD Ratings
    3. 5.3 Recommended Operating Conditions
    4. 5.4 Thermal Information
    5. 5.5 Electrical Characteristics
    6. 5.6 Switching Characteristics
    7. 5.7 Timing Characteristics
    8. 5.8 Typical Characteristics
  7. Parameter Measurement Information
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Balanced CMOS Push-Pull Outputs
      2. 7.3.2 Balanced CMOS 3-State Outputs
      3. 7.3.3 Standard CMOS Inputs
      4. 7.3.4 Clamp Diode Structure
    4. 7.4 Device Functional Modes
  9. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
        1. 8.2.1.1 Power Considerations
        2. 8.2.1.2 Input Considerations
        3. 8.2.1.3 Output Considerations
      2. 8.2.2 Detailed Design Procedure
      3. 8.2.3 Application Curves
    3. 8.3 Power Supply Recommendations
    4. 8.4 Layout
      1. 8.4.1 Layout Guidelines
      2. 8.4.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Documentation Support
      1. 9.1.1 Related Documentation
    2. 9.2 Receiving Notification of Documentation Updates
    3. 9.3 Support Resources
    4. 9.4 Trademarks
    5. 9.5 Electrostatic Discharge Caution
    6. 9.6 Glossary
  11. 10Revision History
  12. 11Mechanical, Packaging, and Orderable Information
    1. 11.1 Mechanical Data

Pin Configuration and Functions

SN74LVC595A-Q1 PW Package16-Pin TSSOP(Top View)Figure 4-1 PW Package16-Pin TSSOP(Top View)
SN74LVC595A-Q1 BQB Package, 16-Pin WQFN (Top View)Figure 4-2 BQB Package, 16-Pin WQFN (Top View)
Table 4-1 Pin Functions
PIN I/O DESCRIPTION
NAME NO.
GND 8 Ground Pin
OE 13 I Output Enable
QA 15 O QA Output
QB 1 O QB Output
QC 2 O QC Output
QD 3 O QD Output
QE 4 O QE Output
QF 5 O QF Output
QG 6 O QG Output
QH 7 O QH Output
QH' 9 O QH' Output
RCLK 12 I RCLK Input
SER 14 I SER Input
SRCLK 11 I SRCLK Input
SRCLR 10 I SRCLR Input
VCC 16 Power Pin