at TJ = 25°C,
AVDD = 5.5V, VIO = 5.5V, internal reference = 2.5V, gain =
2, DAC outputs unloaded (unless otherwise noted)
Figure 5-3 Integral Nonlinearity vs Digital Input Code
Figure 5-5 Total
Unadjusted Error vs Digital Input Code
Figure 5-7 Differential Nonlinearity vs Temperature
Figure 5-9 Offset Error vs Temperature
Figure 5-11 Gain
Error vs Temperature
Figure 5-13 Integral Nonlinearity vs Supply Voltage
Figure 5-15 Total
Unadjusted Error vs Supply Voltage
Figure 5-17 Zero-Scale Error vs Supply Voltage
Figure 5-19 Full-Scale Error vs Supply Voltage
| Gain =
2, external reference = 2.5V |
|
Figure 5-21 Supply Current With External Reference vs Temperature
Figure 5-23 Power-Down Current vs Temperature
Figure 5-25 Power-Down Current vs VIO
| Gain =
2, AVDD = 5V, measured DAC at
full-scale |
Figure 5-27 Headroom vs Load Current
Figure 5-29 Source and Sink Capability
| Dashed lines represent settling interval |
|
Figure 5-31 Full-Scale Settling Time,
Falling Edge
Figure 5-33 Glitch Impulse, Rising Edge
Figure 5-35 Clear
to Zero Scale
Figure 5-37 VIO Power Down Response
| DAC code at midscale, SCLK = 1MHz |
|
Figure 5-39 Clock
Feedthrough
| DAC
code at midscale, gain = 2, external reference =
2.5V |
Figure 5-41 DAC
Output Noise With External Reference 0.1Hz to 10Hz
Figure 5-43 Internal Reference Voltage vs Supply Voltage
Figure 5-45 Internal Reference Noise Density vs Frequency
Figure 5-4 Differential Nonlinearity vs Digital Input Code
Figure 5-6 Integral Nonlinearity vs Temperature
Figure 5-8 Total
Unadjusted Error vs Temperature
Figure 5-10 Zero-Scale Error vs Temperature
Figure 5-12 Full-Scale Error vs Temperature
Figure 5-14 Differential Nonlinearity vs Supply Voltage
Figure 5-16 Offset Error vs Supply Voltage
Figure 5-18 Gain Error vs Supply Voltage
Figure 5-20 Supply Current With Internal Reference vs Digital Input Code
Figure 5-22 Supply Current With Internal Reference vs Temperature
Figure 5-24 Power-Down Current vs Supply Voltage
| Gain =
1, AVDD = 2.7V, measured DAC at
full-scale |
Figure 5-26 Headroom vs Load Current
Figure 5-28 Source and Sink Capability
| Dashed lines represent settling interval |
|
Figure 5-30 Full-Scale Settling Time,
Rising Edge
Figure 5-32 Glitch Impulse, Falling Edge
Figure 5-34 Power-On, Reset to Zero Scale
Figure 5-36 AVDD Power Down Response
Figure 5-38 Channel-to-Channel DC Crosstalk
| DAC code at full scale, VDD = 5V +
200mVPP |
|
Figure 5-40 DAC Output AC PSRR vs
Frequency
Figure 5-42 DAC
Output Noise With Internal Reference 0.1Hz to 10Hz
Figure 5-44 Internal Reference Voltage vs Internal Reference Current
Figure 5-46 Internal Reference Noise