SLLSFB6B May 2020 – May 2024 DRV8705-Q1
PRODUCTION DATA
In split HS and LS solenoid control mode, only the GH1 and GL2 gate driver outputs are active. The GH1 output is controlled through IN1/EN and the GL2 output is controlled through IN2/PH. This mode allows for the H-bridge to be configured to drive a floating solenoid load between the opposite high-side and low-side external MOSFETs.
In the split HS and LS control mode, the nHIZx pins and S_HIZx register functions are disabled. The nHIZx pins can be left disconnected or tied to GND. The H-bridge can be set to the Hi-Z state through the DRVOFF pin or the EN_DRV register setting on SPI devices.
| IN1/EN | IN2/PH | GH1 | GL1 | GH2 | GL2 | DESCRIPTION |
|---|---|---|---|---|---|---|
| 0 | X | L | Inactive | Inactive | X | Solenoid Disabled |
| 1 | X | H | Inactive | Inactive | X | Solenoid Enabled |
| X | 0 | X | Inactive | Inactive | L | Solenoid PWM Off |
| X | 1 | X | Inactive | Inactive | H | Solenoid PWM On |
Figure 6-6 Split HS and LS PWM Control