SLVSIT7 May 2025 SN74AC2G101-Q1
PRODUCTION DATA
| PARAMETER | DESCRIPTION | CONDITION | VCC | -40°C to 125°C | UNIT | |
|---|---|---|---|---|---|---|
| MIN | MAX | |||||
| fclock | Clock frequency | 1.5V | 22 | MHz | ||
| 3.3V ± 0.3V | 80 | |||||
| 5V ± 0.5V | 140 | |||||
| 6V | 175 | |||||
| tW | Pulse duration | CLR low | 1.5V | 4.1 | ns | |
| 3.3V ± 0.3V | 3.3 | |||||
| 5V ± 0.5V | ||||||
| 6V | 3.3 | |||||
| CLKx | 1.5V | 4.1 | ||||
| 3.3V ± 0.3V | 3.3 | |||||
| 5V ± 0.5V | ||||||
| 6V | 3.3 | |||||
| tSU | Set up time | D before any CLKx | 1.5V | 8.3 | ns | |
| 3.3V ± 0.3V | 6.02 | ns | ||||
| 5V ± 0.5V | ||||||
| 6V | 6.02 | ns | ||||
| CLR high before any CLKx | 1.5V | 8.3 | ns | |||
| 3.3V ± 0.3V | 6.02 | ns | ||||
| 5V ± 0.5V | ||||||
| 6V | 6.02 | ns | ||||
| tCLKX_SU | Set up time between CLKx inputs | CLKA input pin relative to CLKB, CLKC and CLKD pins | 1.5V | 8.3 | ns | |
| 3.3V ± 0.3V | 6.02 | ns | ||||
| 5V ± 0.5V | ||||||
| 6V | 6.02 | ns | ||||
| CLKB input pin relative to CLKA, CLKC and CLKD pins | 1.5V | 1 | ns | |||
| 3.3V ± 0.3V | 1 | ns | ||||
| 5V ± 0.5V | ||||||
| 6V | 1 | ns | ||||
| CLKC input pin relative to CLKA, CLKB and CLKD pins | 1.5V | 1 | ns | |||
| 3.3V ± 0.3V | 1 | ns | ||||
| 5V ± 0.5V | ||||||
| 6V | 1 | ns | ||||
| CLKD input pin relative to CLKA, CLKB and CLKC pins | 1.5V | 1 | ns | |||
| 3.3V ± 0.3V | 1 | ns | ||||
| 5V ± 0.5V | ||||||
| 6V | 1 | ns | ||||
| tH | Hold time | D after any CLKx | 1.5V | 8.3 | ns | |
| 3.3V ± 0.3V | 6.02 | ns | ||||
| 5V ± 0.5V | ||||||
| 6V | 6.02 | ns | ||||