SLVSJC2 July 2025 SN74AHCT273-Q1
PRODUCTION DATA
The SN74AHCT273-Q1 contains eight positive-edge-triggered D-type flip-flops with a direct active low clear ( CLR) input.
Information at the data (D) inputs meeting the setup time requirements is transferred to the Q outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a particular voltage level and is not related directly to the transition time of the positive-going pulse. When CLK is at either the high or low level, the D input has no effect at the output.
| PART NUMBER | PACKAGE(1) | PACKAGE SIZE(2) | BODY SIZE(3) |
|---|---|---|---|
| SN74AHCT273-Q1 | PW (TSSOP, 20) | 6.5mm × 6.4mm | 6.5mm x 4.4mm |
| DGS (VSSOP, 20) | 5.1mm × 4.9mm | 5.1mm × 3.0mm | |
| RKS (VQFN, 20) | 4.5mm × 2.5mm | 4.5mm × 2.5mm |
Functional Block Diagram