SLVSJX5
September 2025
SN74ACT3G97
PRODUCTION DATA
1
1
Features
2
Applications
4
3
Description
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics
5.6
Switching Characteristics
5.7
Typical Characteristics
6
Parameter Measurement Information
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Balanced CMOS Push-Pull Outputs
7.3.2
TTL-Compatible Schmitt-Trigger CMOS Inputs
7.3.3
Clamp Diode Structure
7.4
Device Functional Modes
7.5
Combinatorial Logic Configurations
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Design Requirements
8.2.1.1
Power Considerations
8.2.1.2
Input Considerations
8.2.1.3
Output Considerations
8.2.2
Detailed Design Procedure
8.2.3
Application Curves
8.2.4
Power Supply Recommendations
8.2.5
Layout
8.2.5.1
Layout Guidelines
8.2.5.2
Layout Example
9
Device and Documentation Support
9.1
Receiving Notification of Documentation Updates
9.2
Support Resources
9.3
Trademarks
9.4
Electrostatic Discharge Caution
9.5
Glossary
10
Revision History
11
Mechanical, Packaging, and Orderable Information
5.6
Switching Characteristics
over operating free-air temperature range; C
L
= 50pF typical values measured at T
A
= 25°C (unless otherwise noted). See #i#Parameter Measurement Information
PARAMETER
FROM (INPUT)
TO (OUTPUT)
V
CC
-40°C to 125°C
UNIT
MIN
TYP
MAX
t
pd
A
Y
5V ± 0.5V
12.2
ns
B
Y
5V ± 0.5V
12.2
ns
C
Y
5V ± 0.5V
12.2
ns
t
sk(o)
Q
5V ± 0.5V
1
ns
C
PD
(1)
CLK or CLK INH
Q
H
5V
15
pF
(1)
Power dissipation capacitance measured with C
L
= 50pF, F = 1MHz