SNAS922 November 2024 LMK5C22212AS1
ADVANCE INFORMATION
Figure 7-22 shows the PLL architecture implemented in the LMK5C22212AS1. The PLLs can be configured in the different PLL modes described in Section 7.2.1.
When a DPLL combines with an APLL in a feedback loop, the APLL must use the fixed 40-bit denominator. When the APLL works in an independent loop, like APLL1 in Figure 7-5 or APLLs in Figure 7-6, TI recommends selecting the 24-bit programmable denominator.
Figure 7-22 PLL Architecture