SCES882D
December 2017 – October 2021
SN74AXC1T45
PRODUCTION DATA
1
Features
2
Applications
3
Description
4
Revision History
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Switching Characteristics
6.7
Operating Characteristics: TA = 25°C
6.8
Typical Characteristics
7
Parameter Measurement Information
7.1
Load Circuit and Voltage Waveforms
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Fully Configurable Dual-Rail Design Allows Each Port to Operate Over the Full 0.65-V to 3.6-V Power-Supply Range
8.3.2
Support High-Speed Translation
8.3.3
Ioff Supports Partial-Power-Down Mode Operation
8.4
Device Functional Modes
9
Application and Implementation
9.1
Application Information
9.1.1
Enable Times
9.2
Typical Applications
9.2.1
Unidirectional Logic Level-Shifting Application
9.2.1.1
Design Requirements
9.2.1.2
Detailed Design Procedure
9.2.1.3
Application Curve
9.2.2
Bidirectional Logic Level-Shifting Application
9.2.2.1
Design Requirements
9.2.2.2
Detailed Design Procedure
9.2.2.3
Application Curve
10
Power Supply Recommendations
10.1
Power-Up Considerations
11
Layout
11.1
Layout Guidelines
11.2
Layout Example
12
Device and Documentation Support
12.1
Documentation Support
12.1.1
Related Documentation
12.2
Receiving Notification of Documentation Updates
12.3
Support Resources
12.4
Trademarks
12.5
Electrostatic Discharge Caution
12.6
Glossary
13
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
DEA|6
MPSS107B
DCK|6
MPDS114C
DRL|6
MPDS159F
DTQ|6
MUSS003
DBV|6
MPDS026M
Thermal pad, mechanical data (Package|Pins)
DCK|6
QFND228B
Orderable Information
sces882d_oa
sces882d_pm
1
Features
Up and down translation across 0.65 V to 3.6 V
Operating temperature: –40°C to +125°C
Designed with glitch suppression circuitry to improve power sequencing performance
Maximum quiescent current (I
CCA
+ I
CCB
) of 10 µA (85°C maximum) and 16 µA (125°C maximum)
Up to 500-Mbps support when translating from 1.8 to 3.3V
V
CC
isolation feature:
If either V
CC
input is below 100 mV, all I/Os outputs are disabled and become high-impedance
I
off
supports partial-power-down mode operation
Latch-up performance exceeds 100 mA per JESD 78, Class II
ESD protection exceeds JESD 22
8000-V human body model
1000-V charged-device model