JAJSC60E May   2016  – May 2021 THS6212

PRODUCTION DATA  

  1. 特長
  2. アプリケーション
  3. 概要
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics: VS = 12 V
    6. 6.6 Electrical Characteristics: VS = 28 V
    7. 6.7 Timing Requirements
    8. 6.8 Typical Characteristics: VS = 12 V
    9. 6.9 Typical Characteristics: VS = 28 V
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Output Voltage and Current Drive
      2. 7.3.2 Driving Capacitive Loads
      3. 7.3.3 Distortion Performance
      4. 7.3.4 Differential Noise Performance
      5. 7.3.5 DC Accuracy and Offset Control
    4. 7.4 Device Functional Modes
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Applications
      1. 8.2.1 Wideband Current-Feedback Operation
        1. 8.2.1.1 Design Requirements
        2. 8.2.1.2 Detailed Design Procedure
        3. 8.2.1.3 Application Curves
      2. 8.2.2 Dual-Supply Downstream Driver
        1. 8.2.2.1 Design Requirements
        2. 8.2.2.2 Detailed Design Procedure
          1. 8.2.2.2.1 Line Driver Headroom Requirements
          2. 8.2.2.2.2 Computing Total Driver Power for Line-Driving Applications
    3. 8.3 What To Do and What Not to Do
      1. 8.3.1 What To Do
      2. 8.3.2 What Not to Do
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
  11. 11Device and Documentation Support
    1. 11.1 Documentation Support
      1. 11.1.1 Related Documentation
    2. 11.2 Receiving Notification of Documentation Updates
    3. 11.3 サポート・リソース
    4. 11.4 Trademarks
    5. 11.5 Electrostatic Discharge Caution
    6. 11.6 Glossary
  12. 12Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Electrical Characteristics: VS = 28 V

at TA ≈ 25°C, differential closed-loop gain (AV) = 10 V/V, differential load (RL) = 100 Ω, RF = 1.24 kΩ, RADJ = 0 Ω, VO = D1_OUT – D2_OUT, and full bias (unless otherwise noted)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
AC PERFORMANCE
SSBW Small-signal bandwidth, –3 dB  AV = 5 V/V, RF = 1.5 kΩ, VO = 2 VPP 285 MHz
AV = 10 V/V, RF = 1.24 kΩ, VO = 2 VPP 205
0.1-dB bandwidth flatness 13 MHz
LSBW Large-signal bandwidth VO = 40 VPP 170 MHz
SR Slew rate (20% to 80% level) VO = 40-V step 11,000 V/µs
Rise and fall time VO = 2 VPP 2 ns
HD2 2nd-order harmonic distortion AV = 10 V/V,
VO = 2 VPP,
RL = 100 Ω
Full bias, f = 1 MHz –86 dBc
Low bias, f = 1 MHz –79
Full bias, f = 10 MHz –71
Low bias, f = 10 MHz –63
HD3 3rd-order harmonic distortion AV = 10 V/V,
VO = 2 VPP,
RL = 100 Ω
Full bias, f = 1 MHz –101 dBc
Low bias, f = 1 MHz –88
Full bias, f = 10 MHz –80
Low bias, f = 10 MHz –65
en Differential input voltage noise f ≥ 1 MHz, input-referred 2.5 nV/√Hz
in+ Noninverting input current noise (each amplifier) f ≥ 1 MHz 1.7 pA/√Hz
in- Inverting input current noise (each amplifier) f ≥ 1 MHz 18 pA/√Hz
DC PERFORMANCE
ZOL Open-loop transimpedance gain 1500
Input offset voltage ±12 mV
Input offset voltage drift TA = –40°C to +85°C –40 µV/°C
Input offset voltage matching Amplifier A to B ±0.5 mV
Noninverting input bias current ±1 µA
Inverting input bias current ±6 µA
Inverting input bias current matching ±8 µA
INPUT CHARACTERISTICS
Common-mode input range Each input ±9 ±10 V
CMRR Common-mode rejection ratio Each input 53 65 dB
Noninverting input resistance 10 || 2 kΩ || pF
Inverting input resistance 38 Ω
OUTPUT CHARACTERISTICS
VO Output voltage swing(1) RL = 100 Ω ±24.5 V
RL = 25 Ω ±12.3
IO Output current (sourcing and sinking)(1) RL = 25 Ω, based on VO specification ±580 ±665 mA
Short-circuit output current 1 A
ZO Output impedance f = 1 MHz, differential 0.01 Ω
POWER SUPPLY
VS Operating voltage 10 12 28 V
TA = –40°C to +85°C 10 28
IS+ Quiescent current Full bias (BIAS-1 = 0, BIAS-2 = 0) 23 mA
Mid bias (BIAS-1 = 1, BIAS-2 = 0) 17.5
Low bias (BIAS-1 = 0, BIAS-2 = 1) 11.9
Bias off (BIAS-1 = 1, BIAS-2 = 1) 1.1 1.3
IS– Quiescent current Full bias (BIAS-1 = 0, BIAS-2 = 0) 22 mA
Mid bias (BIAS-1 = 1, BIAS-2 = 0) 16.4
Low bias (BIAS-1 = 0, BIAS-2 = 1) 10.8
Bias off (BIAS-1 = 1, BIAS-2 = 1) 0.1 0.8
Current through GND pin Full bias (BIAS-1 = 0, BIAS-2 = 0) 1 mA
+PSRR Positive power-supply rejection ratio Differential 83 dB
–PSRR Negative power-supply rejection ratio Differential 77 dB
BIAS CONTROL
Bias control pin range With respect to GND pin,
TA = –40°C to +85°C
0 3.3 14.5 V
Bias control pin logic threshold Logic 1, with respect to GND pin,
TA = –40°C to +85°C
1.9 V
Logic 0, with respect to GND pin,
TA = –40°C to +85°C
0.8
Bias control pin current(2) BIAS-1, BIAS-2 = 0.5 V (logic 0) –15 –10 µA
BIAS-1, BIAS-2 = 3.3 V (logic 1) 0.1 1
See Section 7.3.1 for output voltage vs output current characteristics.
Current is considered positive out of the pin.