JAJSEF3B january 2018 – june 2023 TPS61280D , TPS61280E , TPS61281D
PRODUCTION DATA
The TPS6128xD/E requires a start condition, a valid I2C address, a register address byte, and a data byte for a single update. After the receipt of each byte, TPS6128xD/E device acknowledges by pulling the SDA line low during the high period of a single clock pulse. A valid I2C address selects the TPS6128xD/E. TPS6128xD/E performs an update on the falling edge of the acknowledge signal that follows the LSB byte.