16/32비트 RISC 플래시 마이크로컨트롤러

제품 상세 정보

Frequency (MHz) 48 Flash memory (kByte) 384 RAM (kByte) 32 Number of GPIOs 53, 94 Features Hercules high-performance microcontroller Operating temperature range (°C) to SPI 2
Frequency (MHz) 48 Flash memory (kByte) 384 RAM (kByte) 32 Number of GPIOs 53, 94 Features Hercules high-performance microcontroller Operating temperature range (°C) to SPI 2
LQFP (PGE) 144 484 mm² 22 x 22 LQFP (PZ) 100 256 mm² 16 x 16
  • High-Performance Static CMOS Technology
  • TMS470R1x 16/32-Bit RISC Core (ARM7TDMI™)
    • 24-MHz System Clock (48-MHz Pipeline)
    • Independent 16/32-Bit Instruction Set
    • Open Architecture With Third-Party Support
    • Built-In Debug Module
  • Integrated Memory
    • 384K-Byte Program Flash
      • Three Banks With 18 Contiguous Sectors
    • 32K-Byte Static RAM (SRAM)
  • Operating Features
    • Core Supply Voltage (VCC): 1.71 V to 2.05 V
    • I/O Supply Voltage (VCCIO): 3.0 V to 3.6 V
    • Low-Power Modes: STANDBY and HALT
    • Extended Industrial Temperature Range
  • 470+ System Module
    • 32-Bit Address Space Decoding
    • Bus Supervision for Memory/Peripherals
    • Analog Watchdog (AWD) Timer
    • Enhanced Real-Time Interrupt (RTI)
    • Interrupt Expansion Module (IEM)
    • System Integrity and Failure Detection
  • Direct Memory Access (DMA) Controller
    • 32 Control Packets and 16 Channels
  • Zero-Pin Phase-Locked Loop (ZPLL)-Based Clock Module With Prescaler
    • Multiply-by-4 or -8 Internal ZPLL Option
    • ZPLL Bypass Mode
  • Expansion Bus Module (EBM) (PGE Package)
    • Supports 8- and 16-Bit Expansion Bus Memory Interface Mappings
    • 40 I/O Expansion Bus Pins
  • Ten Communication Interfaces:
    • Two Serial Peripheral Interfaces (SPIs)
      • 255 Programmable Baud Rates
    • Two Serial Communication Interfaces (SCIs)
      • 224 Selectable Baud Rates
      • Asynchronous/Isosynchronous Modes
    • Two Standard CAN Controllers (SCC)
      • 16-Mailbox Capacity
      • Fully Compliant With CAN Protocol, Version 2.0B
    • Class II Serial Interface B (C2SIb)
      • Normal 10.4 Kbps and 4X Mode 41.6 Kbps
    • Three Inter-Integrated Circuit (I2C) Modules (See I2C Notes in TMS470R1A384 Silicon Errata, Literature Number SPNZ148)
      • Multi-Master and Slave Interfaces
      • Up to 400 Kbps (Fast Mode)
      • 7- and 10-Bit Address Capability
  • High-End Timer (HET)
    • 12 Programmable I/O Channels:
      • 12 High-Resolution Pins
    • High-Resolution Share Feature (XOR)
    • High-End Timer RAM
      • 64-Instruction Capacity
  • External Clock Prescale (ECP) Module
    • Programmable Low-Frequency External Clock (CLK)
  • 12-Channel 10-Bit Multi-Buffered Analog-to-Digital Converter (MibADC)
    • 32-Word FIFO Buffer
    • Single- or Continuous-Conversion Modes
    • 1.55-µs Minimum Sample/Conversion Time
    • Calibration Mode and Self-Test Features
  • 55 Dedicated General-Purpose I/O (GIO) Pins and 39 Additional Peripheral I/Os (PGE)
  • 14 Dedicated General-Purpose I/O (GIO) Pins and 39 Additional Peripheral I/Os (PZ)
  • Flexible Interrupt Handling
  • Eight External Interrupts
  • On-Chip Scan-Base Emulation Logic, IEEE Standard 1149.1(1) (JTAG) Test-Access Port
  • 144-Pin Plastic Low-Profile Quad Flatpack (PGE Suffix)
  • 100-Pin Plastic Low-Profile Quad Flatpack (PZ Suffix)

(1) The test-access port is compatible with the IEEE Standard 1149.1-1990, IEEE Standard Test-Access Port and Boundary Scan Architecture specification. Boundary scan is not supported on this device.
(2) Throughout the remainder of this document, the TMS470R1A384 is referred to as either the full device name or as A384.
(3) SAE Standard J1850 Class B Data Communication Network Interface.
ARM7TDMI is a trademark of Advanced RISC Machines Limited (ARM).
All other trademarks are the property of their respective owners.

  • High-Performance Static CMOS Technology
  • TMS470R1x 16/32-Bit RISC Core (ARM7TDMI™)
    • 24-MHz System Clock (48-MHz Pipeline)
    • Independent 16/32-Bit Instruction Set
    • Open Architecture With Third-Party Support
    • Built-In Debug Module
  • Integrated Memory
    • 384K-Byte Program Flash
      • Three Banks With 18 Contiguous Sectors
    • 32K-Byte Static RAM (SRAM)
  • Operating Features
    • Core Supply Voltage (VCC): 1.71 V to 2.05 V
    • I/O Supply Voltage (VCCIO): 3.0 V to 3.6 V
    • Low-Power Modes: STANDBY and HALT
    • Extended Industrial Temperature Range
  • 470+ System Module
    • 32-Bit Address Space Decoding
    • Bus Supervision for Memory/Peripherals
    • Analog Watchdog (AWD) Timer
    • Enhanced Real-Time Interrupt (RTI)
    • Interrupt Expansion Module (IEM)
    • System Integrity and Failure Detection
  • Direct Memory Access (DMA) Controller
    • 32 Control Packets and 16 Channels
  • Zero-Pin Phase-Locked Loop (ZPLL)-Based Clock Module With Prescaler
    • Multiply-by-4 or -8 Internal ZPLL Option
    • ZPLL Bypass Mode
  • Expansion Bus Module (EBM) (PGE Package)
    • Supports 8- and 16-Bit Expansion Bus Memory Interface Mappings
    • 40 I/O Expansion Bus Pins
  • Ten Communication Interfaces:
    • Two Serial Peripheral Interfaces (SPIs)
      • 255 Programmable Baud Rates
    • Two Serial Communication Interfaces (SCIs)
      • 224 Selectable Baud Rates
      • Asynchronous/Isosynchronous Modes
    • Two Standard CAN Controllers (SCC)
      • 16-Mailbox Capacity
      • Fully Compliant With CAN Protocol, Version 2.0B
    • Class II Serial Interface B (C2SIb)
      • Normal 10.4 Kbps and 4X Mode 41.6 Kbps
    • Three Inter-Integrated Circuit (I2C) Modules (See I2C Notes in TMS470R1A384 Silicon Errata, Literature Number SPNZ148)
      • Multi-Master and Slave Interfaces
      • Up to 400 Kbps (Fast Mode)
      • 7- and 10-Bit Address Capability
  • High-End Timer (HET)
    • 12 Programmable I/O Channels:
      • 12 High-Resolution Pins
    • High-Resolution Share Feature (XOR)
    • High-End Timer RAM
      • 64-Instruction Capacity
  • External Clock Prescale (ECP) Module
    • Programmable Low-Frequency External Clock (CLK)
  • 12-Channel 10-Bit Multi-Buffered Analog-to-Digital Converter (MibADC)
    • 32-Word FIFO Buffer
    • Single- or Continuous-Conversion Modes
    • 1.55-µs Minimum Sample/Conversion Time
    • Calibration Mode and Self-Test Features
  • 55 Dedicated General-Purpose I/O (GIO) Pins and 39 Additional Peripheral I/Os (PGE)
  • 14 Dedicated General-Purpose I/O (GIO) Pins and 39 Additional Peripheral I/Os (PZ)
  • Flexible Interrupt Handling
  • Eight External Interrupts
  • On-Chip Scan-Base Emulation Logic, IEEE Standard 1149.1(1) (JTAG) Test-Access Port
  • 144-Pin Plastic Low-Profile Quad Flatpack (PGE Suffix)
  • 100-Pin Plastic Low-Profile Quad Flatpack (PZ Suffix)

(1) The test-access port is compatible with the IEEE Standard 1149.1-1990, IEEE Standard Test-Access Port and Boundary Scan Architecture specification. Boundary scan is not supported on this device.
(2) Throughout the remainder of this document, the TMS470R1A384 is referred to as either the full device name or as A384.
(3) SAE Standard J1850 Class B Data Communication Network Interface.
ARM7TDMI is a trademark of Advanced RISC Machines Limited (ARM).
All other trademarks are the property of their respective owners.

The TMS470R1A384(2) devices are members of the Texas Instruments TMS470R1x family of general-purpose 16/32-bit reduced instruction set computer (RISC) microcontrollers. The A384 microcontroller offers high performance utilizing the high-speed ARM7TDMI 16/32-bit RISC central processing unit (CPU), resulting in a high instruction throughput while maintaining greater code efficiency. The ARM7TDMI 16/32-bit RISC CPU views memory as a linear collection of bytes numbered upwards from zero. The A384 utilizes the big-endian format where the most significant byte of a word is stored at the lowest-numbered byte and the least significant byte at the highest-numbered byte.

High-end embedded control applications demand more performance from their controllers while maintaining low costs. The A384 RISC core architecture offers solutions to these performance and cost demands while maintaining low power consumption.

The A384 devices contain the following:

  • ARM7TDMI 16/32-bit RISC CPU
  • TMS470R1x system module (SYS) with 470+ enhancements
  • 384K-byte flash
  • 32K-byte SRAM
  • Zero-pin phase-locked loop (ZPLL) clock module
  • Analog watchdog (AWD) timer
  • Enhanced real-time interrupt (RTI) module
  • Interrupt expansion module (IEM)
  • Two serial peripheral interface (SPI) modules
  • Two serial communications interface (SCI) modules
  • Two standard CAN controllers (SCC)
  • Three inter-integrated circuit (I2C) modules
  • Class II serial interface B (C2SIb) module
  • 10-bit multi-buffered analog-to-digital converter (MibADC), with 12 input channels
  • High-end timer (HET) controlling 12 I/Os
  • External clock prescale (ECP)
  • Expansion bus module (EBM)
  • Up to 87 I/O pins and 1 input-only pin (PGE suffix only), up to 51 I/O pins and 1 input-only pin (PZ suffix only)

The functions performed by the 470+ system module (SYS) include:

  • Address decoding
  • Memory protection
  • Memory and peripherals bus supervision
  • Reset and abort exception management
  • Prioritization for all internal interrupt sources
  • Device clock control
  • Parallel signature analysis (PSA)

The enhanced real-time interrupt (RTI) module on the A384 has the option to be driven by the oscillator clock. This data sheet includes device-specific information such as memory and peripheral select assignment, interrupt priority, and a device memory map. For a more detailed functional description of the SYS module, see the TMS470R1x System Module Reference Guide (literature number SPNU189).

The A384 memory includes general-purpose SRAM supporting single-cycle read/write accesses in byte, half-word, and word modes.

The flash memory on this device is a nonvolatile, electrically erasable and programmable memory implemented with a 32-bit-wide data bus interface. The flash operates with a system clock frequency of up to 24 MHz. When in pipeline mode, the flash operates with a system clock frequency of up to 48 MHz. For more detailed information on the flash, see the Flash section of this data sheet and the TMS470R1x F05 Flash Reference Guide (literature number SPNU213).

The A384 device has ten communication interfaces: two SPIs, two SCIs, two SCCs, a C2SI, and three I2Cs. The SPI provides a convenient method of serial interaction for high-speed communications between similar shift-register type devices. The SCI is a full-duplex, serial I/O interface intended for asynchronous communication between the CPU and other peripherals using the standard non-return-to-zero (NRZ) format. The SCC uses a serial, multimaster communication protocol that efficiently supports distributed real-time control with robust communication rates of up to 1 megabit per second (Mbps). The SCC is ideal for applications operating in noisy and harsh environments (e.g., industrial fields) that require reliable serial communication or multiplexed wiring. The C2SIb allows the A384 to transmit and receive messages on a class II network following an SAE J1850(3) standard. The I2C module is a multi-master communication module providing an interface between the A384 microcontroller and an I2C-compatible device via the I2C serial bus. The I2C supports both 100 Kbps and 400 Kbps speeds. For more detailed functional information on the SPI, SCI, and CAN peripherals, see the specific reference guides (literature numbers SPNU195, SPNU196, and SPNU197). For more detailed functional information on the I2C, see the TMS470R1x Inter-Integrated Circuit (I2C) Reference Guide (literature number SPNU223). For more detailed functional information on the C2SI, see the TMS470R1x Class II Serial Interface B (C2SIb) Reference Guide (literature number SPNU214).

The HET is an advanced intelligent timer that provides sophisticated timing functions for real-time applications. The timer is software-controlled, using a reduced instruction set, with a specialized timer micromachine and an attached I/O port. The HET can be used for compare, capture, or general-purpose I/O. It is especially well suited for applications requiring multiple sensor information and drive actuators with complex and accurate time pulses. The HET used in this device is the high-end timer lite. It has fewer I/Os than the usual 32 in a standard HET. For more detailed functional information on the HET, see the TMS470R1x High-End Timer (HET) Reference Guide (literature number SPNU199).

The A384 HET peripheral contains the XOR-share feature. This feature allows two adjacent HET high- resolution channels to be XORed together, making it possible to output smaller pulses than a standard HET. For more detailed information on the HET XOR-share feature, see the TMS470R1x High-End Timer (HET) Reference Guide (literature number SPNU199).

The A384 device has one 10-bit-resolution sample-and-hold MibADC. Each of the MibADC channels can be converted individually or can be grouped by software for sequential conversion sequences. There are three separate groupings, two of which can be triggered by an external event. Each sequence can be converted once when triggered or configured for continuous conversion mode. For more detailed functional information on the MibADC, see the TMS470R1x Multi-Buffered Analog-to-Digital Converter (MibADC) Reference Guide (literature number SPNU206).

The zero-pin phase-locked loop (ZPLL) clock module contains a phase-locked loop, a clock-monitor circuit, a clock-enable circuit, and a prescaler (with prescale values of 1–8). The function of the ZPLL is to multiply the external frequency reference to a higher frequency for internal use. The ZPLL provides ACLK to the system (SYS) module. The SYS module subsequently provides system clock (SYSCLK), real-time interrupt clock (RTICLK), CPU clock (MCLK), and peripheral interface clock (ICLK) to all other A384 device modules. For more detailed functional information on the ZPLL, see the TMS470R1x Zero-Pin Phase-Locked Loop (ZPLL) Clock Module Reference Guide (literature number SPNU212).

NOTE: ACLK should not be confused with the MibADC internal clock, ADCLK. ACLK is the continuous system clock from an external resonator/crystal reference.

The expansion bus module (EBM) is a stand-alone module that supports the multiplexing of the GIO functions and the expansion bus interface. For more information on the EBM, see the TMS470R1x Expansion Bus Module (EBM) Reference Guide (literature number SPNU222).

The A384 device also has an external clock prescaler (ECP) module that, when enabled, outputs a continuous external clock (ECLK) on a specified GIO pin. The ECLK frequency is a user-programmable ratio of the peripheral interface clock (ICLK) frequency. For more detailed functional information on the ECP, see the TMS470R1x External Clock Prescaler (ECP) Reference Guide (literature number SPNU202).

The TMS470R1A384(2) devices are members of the Texas Instruments TMS470R1x family of general-purpose 16/32-bit reduced instruction set computer (RISC) microcontrollers. The A384 microcontroller offers high performance utilizing the high-speed ARM7TDMI 16/32-bit RISC central processing unit (CPU), resulting in a high instruction throughput while maintaining greater code efficiency. The ARM7TDMI 16/32-bit RISC CPU views memory as a linear collection of bytes numbered upwards from zero. The A384 utilizes the big-endian format where the most significant byte of a word is stored at the lowest-numbered byte and the least significant byte at the highest-numbered byte.

High-end embedded control applications demand more performance from their controllers while maintaining low costs. The A384 RISC core architecture offers solutions to these performance and cost demands while maintaining low power consumption.

The A384 devices contain the following:

  • ARM7TDMI 16/32-bit RISC CPU
  • TMS470R1x system module (SYS) with 470+ enhancements
  • 384K-byte flash
  • 32K-byte SRAM
  • Zero-pin phase-locked loop (ZPLL) clock module
  • Analog watchdog (AWD) timer
  • Enhanced real-time interrupt (RTI) module
  • Interrupt expansion module (IEM)
  • Two serial peripheral interface (SPI) modules
  • Two serial communications interface (SCI) modules
  • Two standard CAN controllers (SCC)
  • Three inter-integrated circuit (I2C) modules
  • Class II serial interface B (C2SIb) module
  • 10-bit multi-buffered analog-to-digital converter (MibADC), with 12 input channels
  • High-end timer (HET) controlling 12 I/Os
  • External clock prescale (ECP)
  • Expansion bus module (EBM)
  • Up to 87 I/O pins and 1 input-only pin (PGE suffix only), up to 51 I/O pins and 1 input-only pin (PZ suffix only)

The functions performed by the 470+ system module (SYS) include:

  • Address decoding
  • Memory protection
  • Memory and peripherals bus supervision
  • Reset and abort exception management
  • Prioritization for all internal interrupt sources
  • Device clock control
  • Parallel signature analysis (PSA)

The enhanced real-time interrupt (RTI) module on the A384 has the option to be driven by the oscillator clock. This data sheet includes device-specific information such as memory and peripheral select assignment, interrupt priority, and a device memory map. For a more detailed functional description of the SYS module, see the TMS470R1x System Module Reference Guide (literature number SPNU189).

The A384 memory includes general-purpose SRAM supporting single-cycle read/write accesses in byte, half-word, and word modes.

The flash memory on this device is a nonvolatile, electrically erasable and programmable memory implemented with a 32-bit-wide data bus interface. The flash operates with a system clock frequency of up to 24 MHz. When in pipeline mode, the flash operates with a system clock frequency of up to 48 MHz. For more detailed information on the flash, see the Flash section of this data sheet and the TMS470R1x F05 Flash Reference Guide (literature number SPNU213).

The A384 device has ten communication interfaces: two SPIs, two SCIs, two SCCs, a C2SI, and three I2Cs. The SPI provides a convenient method of serial interaction for high-speed communications between similar shift-register type devices. The SCI is a full-duplex, serial I/O interface intended for asynchronous communication between the CPU and other peripherals using the standard non-return-to-zero (NRZ) format. The SCC uses a serial, multimaster communication protocol that efficiently supports distributed real-time control with robust communication rates of up to 1 megabit per second (Mbps). The SCC is ideal for applications operating in noisy and harsh environments (e.g., industrial fields) that require reliable serial communication or multiplexed wiring. The C2SIb allows the A384 to transmit and receive messages on a class II network following an SAE J1850(3) standard. The I2C module is a multi-master communication module providing an interface between the A384 microcontroller and an I2C-compatible device via the I2C serial bus. The I2C supports both 100 Kbps and 400 Kbps speeds. For more detailed functional information on the SPI, SCI, and CAN peripherals, see the specific reference guides (literature numbers SPNU195, SPNU196, and SPNU197). For more detailed functional information on the I2C, see the TMS470R1x Inter-Integrated Circuit (I2C) Reference Guide (literature number SPNU223). For more detailed functional information on the C2SI, see the TMS470R1x Class II Serial Interface B (C2SIb) Reference Guide (literature number SPNU214).

The HET is an advanced intelligent timer that provides sophisticated timing functions for real-time applications. The timer is software-controlled, using a reduced instruction set, with a specialized timer micromachine and an attached I/O port. The HET can be used for compare, capture, or general-purpose I/O. It is especially well suited for applications requiring multiple sensor information and drive actuators with complex and accurate time pulses. The HET used in this device is the high-end timer lite. It has fewer I/Os than the usual 32 in a standard HET. For more detailed functional information on the HET, see the TMS470R1x High-End Timer (HET) Reference Guide (literature number SPNU199).

The A384 HET peripheral contains the XOR-share feature. This feature allows two adjacent HET high- resolution channels to be XORed together, making it possible to output smaller pulses than a standard HET. For more detailed information on the HET XOR-share feature, see the TMS470R1x High-End Timer (HET) Reference Guide (literature number SPNU199).

The A384 device has one 10-bit-resolution sample-and-hold MibADC. Each of the MibADC channels can be converted individually or can be grouped by software for sequential conversion sequences. There are three separate groupings, two of which can be triggered by an external event. Each sequence can be converted once when triggered or configured for continuous conversion mode. For more detailed functional information on the MibADC, see the TMS470R1x Multi-Buffered Analog-to-Digital Converter (MibADC) Reference Guide (literature number SPNU206).

The zero-pin phase-locked loop (ZPLL) clock module contains a phase-locked loop, a clock-monitor circuit, a clock-enable circuit, and a prescaler (with prescale values of 1–8). The function of the ZPLL is to multiply the external frequency reference to a higher frequency for internal use. The ZPLL provides ACLK to the system (SYS) module. The SYS module subsequently provides system clock (SYSCLK), real-time interrupt clock (RTICLK), CPU clock (MCLK), and peripheral interface clock (ICLK) to all other A384 device modules. For more detailed functional information on the ZPLL, see the TMS470R1x Zero-Pin Phase-Locked Loop (ZPLL) Clock Module Reference Guide (literature number SPNU212).

NOTE: ACLK should not be confused with the MibADC internal clock, ADCLK. ACLK is the continuous system clock from an external resonator/crystal reference.

The expansion bus module (EBM) is a stand-alone module that supports the multiplexing of the GIO functions and the expansion bus interface. For more information on the EBM, see the TMS470R1x Expansion Bus Module (EBM) Reference Guide (literature number SPNU222).

The A384 device also has an external clock prescaler (ECP) module that, when enabled, outputs a continuous external clock (ECLK) on a specified GIO pin. The ECLK frequency is a user-programmable ratio of the peripheral interface clock (ICLK) frequency. For more detailed functional information on the ECP, see the TMS470R1x External Clock Prescaler (ECP) Reference Guide (literature number SPNU202).

다운로드 스크립트와 함께 비디오 보기 동영상

기술 문서

star =TI에서 선정한 이 제품의 인기 문서
검색된 결과가 없습니다. 검색어를 지우고 다시 시도하십시오.
모두 보기74
유형 직함 날짜
* Data sheet TMS470R1A384 16/32-Bit RISC Flash Microcontroller datasheet (Rev. E) 2008/05/21
* Errata TMS470R1A384 TMS470 Microcontroller Silicon Errata (Rev. B) 2007/01/29
User guide ARM Assembly Language Tools v20.2.0.LTS User's Guide (Rev. Z) PDF | HTML 2023/03/30
User guide ARM Optimizing C/C++ Compiler v20.2.0.LTS User's Guide (Rev. W) PDF | HTML 2023/03/30
Functional safety information Hercules Diagnostic Library -TAU Installation Guide (Rev. B) PDF | HTML 2020/01/08
Functional safety information SafeTI™ Hercules™ Diagnostic Library Release Notes (Rev. A) 2019/09/24
User guide ARM Assembly Language Tools v19.6.0.STS User's Guide (Rev. X) 2019/06/03
User guide ARM Optimizing C/C++ Compiler v19.6.0.STS User's Guide (Rev. U) 2019/06/03
User guide ARM Assembly Language Tools v18.12.0.LTS User's Guide (Rev. W) 2018/11/19
User guide ARM Optimizing C/C++ Compiler v18.12.0.LTS User's Guide (Rev. T) 2018/11/19
Application note Interfacing the Embedded 12-Bit ADC in a TMS570LS31x/21x and RM4x Series MCUs (Rev. A) 2018/04/20
User guide ARM Assembly Language Tools v18.1.0.LTS User's Guide (Rev. U) 2018/01/16
User guide ARM Optimizing C/C++ Compiler v18.1.0.LTS User's Guide (Rev. R) 2018/01/16
Application note Sharing FEE Blocks Between the Bootloader and the Application 2017/11/07
User guide ARM Assembly Language Tools v17.9.0.STS User's Guide (Rev. T) 2017/09/30
User guide ARM Optimizing C/C++ Compiler v17.9.0.STS User's Guide (Rev. Q) 2017/09/30
User guide ARM Assembly Language Tools v17.6.0.STS User's Guide (Rev. S) 2017/06/21
User guide ARM Optimizing C/C++ Compiler v17.6.0.STS User's Guide (Rev. P) 2017/06/21
Application note Sharing Exception Vectors on Hercules™ Based Microcontrollers 2017/03/27
Application note How to Create a HALCoGen Based Project For CCS (Rev. B) 2016/08/09
Application note Using the CRC Module on Hercules™-Based Microcontrollers 2016/08/04
User guide ARM Assembly Language Tools v16.9.0.LTS User's Guide (Rev. P) 2016/04/30
User guide ARM Optimizing C/C++ Compiler v16.9.0.LTS User's Guide (Rev. M) 2016/04/30
Application note High Speed Serial Bus Using the MibSPIP Module on Hercules-Based MCUs 2016/04/22
Application note JTAG Programmer Overview for Hercules-Based Microcontrollers 2015/11/18
Application note Interfacing Quadrature Encoders Using the High-End Timer on Hercules MCUs 2015/10/19
White paper Extending TI’s Hercules MCUs with the integrated flexible HET 2015/09/29
Functional safety information Foundational Software for Functional Safety 2015/05/12
Application note Triangle/Trapezoid Wave Generation Using PWM With Hercules N2HET 2015/05/01
Application note Nested Interrupts on Hercules ARM Cortex-R4/5-Based Microncontrollers 2015/04/23
Application note Interrupt and Exception Handling on Hercules ARM Cortex-R4/5-Based MCUs 2015/04/20
Application note Monitoring PWM Using N2HET 2015/04/02
Application note Hercules SCI With DMA 2015/03/22
Application note Limiting Clamp Currents on TMS470/TMS570 Digital and Analog Inputs (Rev. A) 2014/12/08
User guide ARM Assembly Language Tools v5.2 User's Guide (Rev. M) 2014/11/05
User guide ARM Optimizing C/C++ Compiler v5.2 User's Guide (Rev. J) 2014/11/05
Functional safety information Migrating from RM48x or RM46x to RM42x Safety MCUs (Rev. A) 2014/09/22
Functional safety information Hercules TMS570LC/RM57Lx Safety MCUs Development Insights Using Debug and Trace 2014/05/21
Functional safety information Migrating From RM48x to RM46x Safety MCUs (Rev. A) 2014/02/19
Application note Interfacing TPS65381 With Hercules Microcontrollers (Rev. A) 2014/02/14
User guide Trace Analyzer User's Guide (Rev. B) 2013/11/18
Application note CAN Bus Bootloader for RM42 MCU 2013/09/16
Application note CAN Bus Bootloader for RM46 MCU 2013/09/16
Application note CAN Bus Bootloader for RM48x MCU 2013/09/16
Application note SPI Bootloader for Hercules RM42 MCU 2013/09/16
Application note SPI Bootloader for Hercules RM46 MCU 2013/09/16
Application note SPI Bootloader for Hercules RM48 MCU 2013/09/16
Application note UART Bootloader for Hercules RM42 MCU 2013/09/16
Application note UART Bootloader for Hercules RM46 MCU 2013/09/16
Application note UART Bootloader for Hercules RM48 MCU 2013/09/16
Application note Initialization of Hercules ARM Cortex-R4F Microcontrollers (Rev. D) 2013/05/29
Application note Reduction of Power Consumption for RM48L950 (Rev. A) 2012/10/30
Functional safety information Accelerating safety-certified motor control designs (Rev. A) 2012/10/04
Application note Initialization of the TMS570LS043x, 570LS033x & RM42L432 Hercules ARM Cortex-R4 2012/09/26
Application note Hercules Family Frequency Slewing to Reduce Voltage and Current Transients 2012/07/05
Application note Basic PBIST Configuration and Influence on Current Consumption (Rev. C) 2012/04/12
Application note Verification of Data Integrity Using CRC 2012/02/17
User guide HET Integrated Development Environment User's Guide (Rev. A) 2011/11/17
Functional safety information Important ARM Ltd Application Notes for TI Hercules ARM Safety MCUs 2011/11/17
Functional safety information Execution Time Measurement for Hercules ARM Safety MCUs (Rev. A) 2011/11/04
Application note Use of All 1'’s and All 0's Valid in Flash EEPROM Emulation 2011/09/27
Application note 3.3 V I/O Considerations for Hercules Safety MCUs (Rev. A) 2011/09/06
Functional safety information ADC Source Impedance for Hercules ARM Safety MCUs (Rev. B) 2011/09/06
Functional safety information Configuring a CAN Node on Hercules ARM Safety MCUs 2011/09/06
Functional safety information Configuring the Hercules ARM Safety MCU SCI/LIN Module for UART Communication (Rev. A) 2011/09/06
Functional safety information Leveraging the High-End Timer Transfer Unit on Hercules ARM Safety MCUs (Rev. A) 2011/09/06
Functional safety information Hercules™ Microcontrollers: Real-time MCUs for safety-critical products 2011/09/02
Application note NHET Getting Started (Rev. B) 2010/08/30
Functional safety information Generating Operating System Tick Using RTI on a Hercules ARM Safety MCU 2010/07/13
Functional safety information Usage of MPU Subregions on TI Hercules ARM Safety MCUs 2010/03/10
User guide TI Assembly Language Tools Enhanced High-End Timer (NHET) Assembler User's Guide 2010/03/04
White paper Discriminating between Soft Errors and Hard Errors in RAM White Paper 2008/06/04
White paper Using DMA to Double System Performance - White Paper 2007/01/19
User guide TMS470R1x Inter-Integrated Circuit (I2C) Reference Guide (Rev. C) 2005/02/11

설계 및 개발

추가 조건 또는 필수 리소스는 사용 가능한 경우 아래 제목을 클릭하여 세부 정보 페이지를 확인하세요.

IDE, 구성, 컴파일러 또는 디버거

CCSTUDIO Code Composer Studio integrated development environment (IDE)

Code Composer Studio is an integrated development environment (IDE) for TI's microcontrollers and processors. It comprises a suite of tools used to develop and debug embedded applications.  Code Composer Studio is available for download across Windows®, Linux® and macOS® (...)

지원되는 제품 및 하드웨어

지원되는 제품 및 하드웨어

이 설계 리소스는 이러한 범주의 제품 대부분을 지원합니다.

제품 세부 정보 페이지에서 지원을 확인하십시오.

시작 다운로드 옵션
시뮬레이션 모델

RM44Lx22 ZWT; RM44Lx20 PGE and PZ BSDL Model

SPNM061.ZIP (9 KB) - BSDL Model
시뮬레이션 모델

RM46Lx PGE BSDL Model

SPNM025.ZIP (11 KB) - BSDL Model
시뮬레이션 모델

RM46Lx ZWT BSDL Model

SPNM026.ZIP (11 KB) - BSDL Model
시뮬레이션 모델

RM48Lx PGE BSDL Model (Rev. A)

SPNM019A.ZIP (11 KB) - BSDL Model
시뮬레이션 모델

RM48Lx ZWT BSDL Model (Rev. A)

SPNM017A.ZIP (11 KB) - BSDL Model
시뮬레이션 모델

RM48x PGE IBIS Model (Silicon Revision B)

SPNM034.ZIP (255 KB) - IBIS Model
시뮬레이션 모델

RM48x PGE IBIS Model (Silicon Revision C)

SPNM035.ZIP (255 KB) - IBIS Model
시뮬레이션 모델

RM48x ZWT IBIS Model (Silicon Revision B)

SPNM040.ZIP (256 KB) - IBIS Model
시뮬레이션 모델

RM48x ZWT IBIS Model (Silicon Revision C)

SPNM041.ZIP (256 KB) - IBIS Model
패키지 다운로드
LQFP (PGE) 144 옵션 보기
LQFP (PZ) 100 옵션 보기

주문 및 품질

포함된 정보:
  • RoHS
  • REACH
  • 디바이스 마킹
  • 납 마감/볼 재질
  • MSL 등급/피크 리플로우
  • MTBF/FIT 예측
  • 물질 성분
  • 인증 요약
  • 지속적인 신뢰성 모니터링
포함된 정보:
  • 팹 위치
  • 조립 위치

지원 및 교육

TI 엔지니어의 기술 지원을 받을 수 있는 TI E2E™ 포럼

콘텐츠는 TI 및 커뮤니티 기고자에 의해 "있는 그대로" 제공되며 TI의 사양으로 간주되지 않습니다. 사용 약관을 참조하십시오.

품질, 패키징, TI에서 주문하는 데 대한 질문이 있다면 TI 지원을 방문하세요. ​​​​​​​​​​​​​​

동영상