| tc(CLKIN) |
External clock period |
Single device |
64 |
|
40 |
|
ns |
| Multiple device chaining |
88 |
|
56 |
|
| tw(CP) |
Pulse duration,
CLKIN high or low |
Single device |
32 |
|
20 |
|
ns |
| Multiple device chaining |
44 |
|
28 |
|
| td(CSSC) |
Delay time, CS falling edge to first SCLK rising edge |
16 |
|
16 |
|
ns |
| td(SCS) |
Delay time, SCLK falling edge to CS falling edge |
5 |
|
4 |
|
ns |
| tc(SC) |
SCLK period |
Single device |
64 |
|
40 |
|
ns |
| Multiple device chaining |
88 |
|
64 |
|
| tw(SCHL) |
Pulse duration,
SCLK high or low |
Single device |
32 |
|
20 |
|
ns |
| Multiple device chaining |
44 |
|
32 |
|
| td(SCCS) |
Delay time, final SCLK falling edge to CS rising edge |
5 |
|
5 |
|
ns |
| tsu(DI) |
Setup time, DIN valid before SCLK falling edge |
5 |
|
5 |
|
ns |
| th(DI) |
Hold time, DIN valid after SCLK falling edge |
8 |
|
8 |
|
ns |
| tw(CSH) |
Pulse duration, CS high |
20 |
|
15 |
|
ns |
| tw(RSL) |
Pulse duration, RESET low |
800 |
|
800 |
|
ns |