SLAS918B December 2012 – April 2022 ADS54T01
PRODUCTION DATA
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |
|---|---|---|---|---|---|---|
| DIGITAL INPUTS – SRESET, SCLK, SDENB, SDIO, ENABLE | ||||||
| High-level input voltage | All digital inputs support 1.8-V and 3.3-V logic levels. | 0.7 x IOVDD | V | |||
| Low-level input voltage | 0.3 x IOVDD | V | ||||
| High-level input current | –50 | 200 | µA | |||
| Low-level input current | –50 | 50 | µA | |||
| Input capacitance | 5 | pF | ||||
| DIGITAL OUTPUTS – SDO | ||||||
| High-level output voltage | Iload = -100 µA | IOVDD – 0.2 | V | |||
| Iload = -2 mA | 0.8 x IOVDD | |||||
| Low-level output voltage | Iload = 100 µA | 0.2 | V | |||
| Iload = 2 mA | 0.22 x IOVDD | |||||
| DIGITAL INPUTS – SYNCP/N, TRIGGERP/N | ||||||
| VID | Differential input voltage | 250 | 350 | 450 | mV | |
| VCM | Input common-mode voltage | 1.125 | 1.2 | 1.375 | V | |
| tSU | 500 | ps | ||||
| DIGITAL OUTPUTS – DA[11:0]P/N, DACLKP/N, OVRAP/N, SYNCOUTP/N, TRDYP/N, HRESP/N | ||||||
| VOD | Output differential voltage | Iout = 3.5 mA | 250 | 350 | 450 | mV |
| VOCM | Output common-mode voltage | Iout = 3.5 mA | 1.125 | 1.25 | 1.375 | V |
| tsu | Fs = 750 Msps | Data valid to zero-crossing of DACLK | 320 | 400 | ps | |
| th | Fs = 750 Msps | Zero-crossing of DACLK to data becoming invalid | 250 | 320 | ps | |
| tPD | Fs = 750Msps | CLKIN falling edge to DACLK rising edge | 3.36 | 3.69 | 3.92 | ns |
| tRISE | 10% - 90% | 100 | 150 | 200 | ps | |
| tFALL | 90% - 10% | 100 | 150 | 200 | ps | |
Figure 7-1 Timing Diagram for 12-Bit DDR Output