SPRSP81D October 2023 – May 2025 AM263P2 , AM263P2-Q1 , AM263P4 , AM263P4-Q1
PRODUCTION DATA
| NO. | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT |
|---|---|---|---|---|---|---|
| O19 | tsu(D-CLK) | Setup time, OSPI0_D[7:0] valid before active OSPI0_CLK edge | 3.3V, SDR with Internal PHY Loopback | 7 | ns | |
| O20 | th(CLK-D) | Hold time, OSPI0_D[7:0] valid after active OSPI0_CLK edge | 3.3V, SDR with Internal PHY Loopback | 0 | ns | |
| O21 | tsu(D-LBCLK) | Setup time, OSPI0_D[7:0] valid before active OSPI0_DQS edge | 3.3V, SDR with External Board Loopback | 7 | ns | |
| O22 | th(LBCLK-D) | Hold time, OSPI0_D[7:0] valid after active OSPI0_DQS edge | 3.3V, SDR with External Board Loopback | 4.7 | ns |