SLUSDF8D June   2019  – December 2021 BQ25618 , BQ25619

PRODUCTION DATA  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Description (continued)
  6. Pin Configuration and Functions
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Thermal Information
    6. 7.6 Electrical Characteristics
    7. 7.7 Timing Requirements
    8. 7.8 Typical Characteristics
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1  Power-On-Reset (POR)
      2. 8.3.2  Device Power Up From Battery Without Input Source
      3. 8.3.3  Power Up From Input Source
        1. 8.3.3.1 Power Up REGN LDO
        2. 8.3.3.2 Poor Source Qualification
        3. 8.3.3.3 Input Source Type Detection (IINDPM Threshold)
          1. 8.3.3.3.1 PSEL Pins Sets Input Current Limit
        4. 8.3.3.4 Input Voltage Limit Threshold Setting (VINDPM Threshold)
        5. 8.3.3.5 Power Up Converter in Buck Mode
        6. 8.3.3.6 HIZ Mode with Adapter Present
      4. 8.3.4  Boost Mode Operation From Battery
      5. 8.3.5  Power Path Management
        1. 8.3.5.1 Narrow VDC Architecture
        2. 8.3.5.2 Dynamic Power Management
        3. 8.3.5.3 Supplement Mode
      6. 8.3.6  Battery Charging Management
        1. 8.3.6.1 Autonomous Charging Cycle
        2. 8.3.6.2 Battery Charging Profile
        3. 8.3.6.3 Charging Termination
        4. 8.3.6.4 Thermistor Qualification
          1. 8.3.6.4.1 JEITA Guideline Compliance During Charging Mode
          2. 8.3.6.4.2 Boost Mode Thermistor Monitor During Battery Discharge Mode
        5. 8.3.6.5 Charging Safety Timer
      7. 8.3.7  Ship Mode and QON Pin
        1. 8.3.7.1 BATFET Disable (Enter Ship Mode)
        2. 8.3.7.2 BATFET Enable (Exit Ship Mode)
        3. 8.3.7.3 BATFET Full System Reset
      8. 8.3.8  Status Outputs (STAT, INT , PMID_GOOD)
        1. 8.3.8.1 Power Good Indicator (PG_STAT Bit)
        2. 8.3.8.2 Charging Status Indicator (STAT)
        3. 8.3.8.3 Interrupt to Host (INT)
        4. 8.3.8.4 PMID Voltage Indicator (PMID_GOOD)
      9. 8.3.9  Protections
        1. 8.3.9.1 Voltage and Current Monitoring in Buck Mode
          1. 8.3.9.1.1 Input Overvoltage Protection (ACOV)
          2. 8.3.9.1.2 System Overvoltage Protection (SYSOVP)
        2. 8.3.9.2 Voltage and Current Monitoring in Boost Mode
          1. 8.3.9.2.1 Boost Mode Overvoltage Protection
          2. 8.3.9.2.2 PMID Overcurrent Protection
        3. 8.3.9.3 Thermal Regulation and Thermal Shutdown
          1. 8.3.9.3.1 Thermal Protection in Buck Mode
          2. 8.3.9.3.2 Thermal Protection in Boost Mode
        4. 8.3.9.4 Battery Protection
          1. 8.3.9.4.1 Battery Overvoltage Protection (BATOVP)
          2. 8.3.9.4.2 Battery Overdischarge Protection
          3. 8.3.9.4.3 System Overcurrent Protection
      10. 8.3.10 Serial Interface
        1. 8.3.10.1 Data Validity
        2. 8.3.10.2 START and STOP Conditions
        3. 8.3.10.3 Byte Format
        4. 8.3.10.4 Acknowledge (ACK) and Not Acknowledge (NACK)
        5. 8.3.10.5 Slave Address and Data Direction Bit
        6. 8.3.10.6 Single Read and Write
        7. 8.3.10.7 Multi-Read and Multi-Write
    4. 8.4 Device Functional Modes
      1. 8.4.1 Host Mode and Default Mode
    5. 8.5 Register Maps
  9. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Design Requirements
      2. 9.2.2 Detailed Design Procedure
        1. 9.2.2.1 Inductor Selection
        2. 9.2.2.2 Input Capacitor and Resistor
        3. 9.2.2.3 Output Capacitor
      3. 9.2.3 Application Curves
  10. 10Power Supply Recommendations
  11. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Example
  12. 12Device and Documentation Support
    1. 12.1 Device Support
      1. 12.1.1 Third-Party Products Disclaimer
    2. 12.2 Documentation Support
      1. 12.2.1 Related Documentation
    3. 12.3 Receiving Notification of Documentation Updates
    4. 12.4 Support Resources
    5. 12.5 Trademarks
    6. 12.6 Electrostatic Discharge Caution
    7. 12.7 Glossary
  13. 13Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Charging Termination

The device terminates a charge cycle when the battery voltage is above the recharge threshold, and the current is below termination current. After the charging cycle has completed, the BATFET turns off. STAT is asserted HIGH to indicate charging is done. The converter keeps running to power the system, and BATFET can turn on again to engage Section 8.3.5.3.

If the device is in IINDPM/VINDPM regulation, or thermal regulation, the actual charging current will be less than the termination value. In this case, termination is temporarily disabled.

When termination occurs, the STAT pin goes HIGH. The status register CHRG_STAT is set to 11, and an INT pulse is asserted to the host. Termination can be disabled by writing 0 to the EN_TERM bit prior to charge termination.

Termination current is set in REG03[3:0]. For a small capacity battery, the termination current can be set as low as 20 mA for full charge. Due to the termination current accuracy, the actual termination current may be higher than the termination target. In order to compensate for termination accuracy, a programmable top-off timer can be applied after termination is detected . The top-off timer will follow safety timer constraints, such that if the safety timer is suspended, so will the top-off timer. Similarly, if the safety timer is doubled, so will the termination top-off timer. The TOPOFF_ACTIVE bit reports whether the top-off timer is active or not. The host can read CHRG_STAT and TOPOFF_ACTIVE to find out the termination status. The STAT pin stays HIGH during a top-off timer counting cycle.

Top-off timer settings are read in once termination is detected by the charger. Programming a top-off timer value (01, 10, 11) after termination has no effect unless a recharge cycle is initiated. The top-off timer immediately stops if it is disabled (00). An INT is asserted to the host when entering a top-off timer segment as well as when the top-off timer expires.