DLPS043B June 2014 – February 2018 DLPA2000
PRODUCTION DATA.
| MIN | NOM | MAX | UNIT | ||
|---|---|---|---|---|---|
| ƒCLK | Serial clock frequency | 0 | 36 | MHz | |
| tCLKL | Pulse width low, SPI_CLK, 50% level | 10 | ns | ||
| tCLKH | Pulse width high, SPI_CLK, 50% level | 10 | ns | ||
| tt | Transition time, 20% to 80% level, all signals | 0.2 | 4 | ns | |
| tCSCR | SPI_CSZ falling to SPI_CLK rising, 50% level | 8 | ns | ||
| tCFCS | SPI_CLK falling to SPI_CSZ rising, 50% level | 1 | ns | ||
| tCDS | SPI_DIN data setup time, 50% level | 7 | ns | ||
| tCDH | SPI_DIN data hold time, 50% level | 6 | ns | ||
| tiS | SPI_DOUT data setup time(1), 50% level | 10 | ns | ||
| tiH | SPI_DOUT data hold time(1), 50% level | 0 | ns | ||
| tCFDO | SPI_CLK falling to SPI_DOUT data valid, 50% level | 13 | ns | ||
| tCSZ | SPI_CSZ rising to SPI_DOUT HiZ | 6 | ns | ||
Figure 2. SPI Timing Diagram