DLPS271 April 2024 DLPC7530
PRODUCTION DATA
| PARAMETER | MIN | MAX | UNIT | ||
|---|---|---|---|---|---|
| ƒclock | Clock frequency, PCLK | 12(1) | 165 | MHz | |
| tclock | Clock period, PCLK | 50% reference points | 6.015 | 83.33(1) | ns |
| tw(H) | Pulse duration low, PCLK | 50% reference points | 2.3 | ns | |
| tw(L) | Pulse duration high, PCLK | 50% reference points | 2.3 | ns | |
| ts | Setup time – HSYNC, DATEN, PDATA_x valid before the active edge of PCLK(2) | 50% reference points | 0.8 | ns | |
| th | Hold time – HSYNC, DATEN, PDATA_x valid after the active edge of PCLK(2) | 50% reference points | 0.8 | ns | |
| tt | Transition time (tr and tf – PCLK | 20% to 80% reference points | 0.6 | 2.0 | ns |
| tt | Transition time (tr and tf – all other signals on this port | 20% to 80% reference points | 0.6 | 3.0 | ns |
| tt | Transition time (tr and tf – ALF_HSYNC, ALF_VSYNC, ALF_CSYNC(3) | 20% to 80% reference points | 0.6 | 3.0 | ns |
| tclkjit | Clock jitter, PCLK | At max fclock | See(4). | ps | |