SPRS825F October 2012 – June 2020 F28M36H33B2 , F28M36H53B2 , F28M36P53C2 , F28M36P63C2
PRODUCTION DATA.
The signal names in Figure 5-21 through Figure 5-29 are defined in Table 5-51.
| SIGNAL | DESCRIPTION |
|---|---|
| AD | Address/Data |
| Address | Address output |
| ALE | Address latch enable |
| BAD | Bank Address/Data |
| BSEL0, BSEL1 | Byte select |
| CAS | Column address strobe |
| CKE | Clock enable |
| CLK, Clock | Clock |
| Command | Command signal |
| CS | Chip select |
| Data | Data signals |
| DQMH | Data mask high |
| DQML | Data mask low |
| Frame | Frame signal |
| iRDY | Ready input |
| Muxed Address/Data | Multiplexed Address/Data |
| RAS | Row address strobe |
| RD/OE | Read enable/Output enable |
| WE, WR | Write enable |