SNAS722A December 2017 – October 2018 LMK61E07
The PLL in LMK61E07 can be configured to accommodate various output frequencies either through I2C programming interface or, in the absence of programming the PLL defaults stored in EEPROM are loaded on power up. The PLL can be configured by setting the Reference Doubler, Integrated PLL Loop Filter, Feedback Divider, and Output Divider. The corresponding register addresses and configurations are detailed in the description section of each block below.
For the PLL to operate in closed-loop mode, the following condition in Equation 1 has to be met.
On LMK61E07, the output frequency is related to the VCO frequency as given in Equation 2.
The output frequency step size for every bit change in the numerator of the PLL fractional feedback divider is given in Equation 3.