SLASE23E January 2015 – August 2018 MSP430FR6820 , MSP430FR6822 , MSP430FR68221 , MSP430FR6870 , MSP430FR6872 , MSP430FR68721 , MSP430FR6920 , MSP430FR6922 , MSP430FR69221 , MSP430FR6970 , MSP430FR6972 , MSP430FR69721
PRODUCTION DATA.
For the port diagram, see Figure 6-1. Table 6-29 and Table 6-30summarize the selection of the pin functions.
| PIN NAME (P7.x) | x | FUNCTION | CONTROL BITS OR SIGNALS (1) | |||
|---|---|---|---|---|---|---|
| P7DIR.x | P7SEL1.x | P7SEL0.x | LCDSz | |||
| P7.0/TA0CLK/Sz | 0 | P7.0 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
| TA0CLK | 0 | 0 | 1 | 0 | ||
| Internally tied to DVSS | 1 | |||||
| N/A | 0 | 1 | 0 | 0 | ||
| Internally tied to DVSS | 1 | |||||
| N/A | 0 | 1 | 1 | 0 | ||
| Internally tied to DVSS | 1 | |||||
| Sz (1) | X | X | X | 1 | ||
| P7.1/TA0.0/ACLK/Sz | 1 | P7.1 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
| TA0CCI0B | 0 | 0 | 1 | 0 | ||
| TA0.0 | 1 | |||||
| N/A | 0 | 1 | 0 | 0 | ||
| Internally tied to DVSS | 1 | |||||
| N/A | 0 | 1 | 1 | 0 | ||
| ACLK | 1 | |||||
| Sz (1) | X | X | X | 1 | ||
| P7.2/TA0.1/Sz | 2 | P7.2 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
| TA0CCI1A | 0 | 0 | 1 | 0 | ||
| TA0.1 | 1 | |||||
| N/A | 0 | 1 | 0 | 0 | ||
| Internally tied to DVSS | 1 | |||||
| N/A | 0 | 1 | 1 | 0 | ||
| N/A | 1 | |||||
| Sz (1) | X | X | X | 1 | ||
| P7.3/TA0.2/Sz | 3 | P7.3 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
| TA0CCI2A | 0 | 0 | 1 | 0 | ||
| TA0.2 | 1 | |||||
| N/A | 0 | 1 | 0 | 0 | ||
| Internally tied to DVSS | 1 | |||||
| N/A | 0 | 1 | 1 | 0 | ||
| Internally tied to DVSS | 1 | |||||
| Sz (1) | X | X | X | 1 | ||