SLASF88C October 2023 – September 2025 MSPM0G3505-Q1 , MSPM0G3506-Q1 , MSPM0G3507-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| MIN | NOM | MAX | UNIT | ||
|---|---|---|---|---|---|
| VDD | Supply voltage | 1.62 | 3.6 | V | |
| VCORE | Voltage on VCORE pin (2) | 1.35 | V | ||
| CVDD | Capacitor connected between VDD and VSS (1) | 10 | uF | ||
| CVCORE | Capacitor connected between VCORE and VSS (1) (2) | 470 | nF | ||
| TA | Ambient temperature, Q version | –40 | 125 | °C | |
| TJ | Max junction temperature, Q version | 130 | °C | ||
| fMCLK (PD1 bus clock) | MCLK, CPUCLK frequency with 2 flash wait states (3) | 80 | MHz | ||
| MCLK, CPUCLK frequency with 1 flash wait state (3) | 48 | ||||
| MCLK, CPUCLK frequency with 0 flash wait states (3) | 24 | ||||
| fULPCLK (PD0 bus clock) | ULPCLK frequency | 40 | MHz | ||