SCES515M
December 2003 – November 2022
SN74LVC1T45
PRODUCTION DATA
1
Features
2
Applications
3
Description
4
Revision History
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Switching Characteristics (VCCA = 1.8 V ± 0.15 V)
6.7
Switching Characteristics (VCCA = 2.5 V ± 0.2 V)
6.8
Switching Characteristics (VCCA = 3.3 V ± 0.3 V)
6.9
Switching Characteristics (VCCA = 5 V ±0.5 V)
6.10
Operating Characteristics
6.11
Typical Characteristics
7
Parameter Measurement Information
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Fully Configurable Dual-Rail Design Allows Each Port to Operate Over the Full 1.65-V to 5.5-V Power-Supply Range
8.3.2
Support High Speed Translation
8.3.3
Ioff Supports Partial Power-Down Mode Operation
8.3.4
Balanced High-Drive CMOS Push-Pull Outputs
8.3.5
Vcc Isolation
8.4
Device Functional Modes
9
Applications and Implementation
9.1
Application Information
9.2
Typical Application
9.2.1
Unidirectional Logic Level-Shifting Application
9.2.1.1
Design Requirements
9.2.1.2
Detailed Design Procedure
9.2.1.3
Application Curve
9.2.2
Bidirectional Logic Level-Shifting Application
9.2.2.1
Design Requirements
9.2.2.2
Detailed Design Procedure
9.2.2.2.1
Enable Times
9.2.2.3
Application Curve
10
Power Supply Recommendations
11
Layout
11.1
Layout Guidelines
11.2
Layout Example
12
Device and Documentation Support
12.1
Documentation Support
12.1.1
Related Documentation
12.2
Receiving Notification of Documentation Updates
12.3
Support Resources
12.4
Trademarks
12.5
Electrostatic Discharge Caution
12.6
Glossary
13
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
YZP|6
MXBG347
DPK|6
MPSS055A
DCK|6
MPDS114C
DRL|6
MPDS159F
DBV|6
MPDS026M
Thermal pad, mechanical data (Package|Pins)
DPK|6
QFND393
DCK|6
QFND228B
Orderable Information
sces515m_oa
sces515m_pm
1
Features
ESD protection exceeds JESD 22
2000-V Human-Body Model (A114-A)
200-V Machine Model (A115-A)
1000-V Charged-Device Model (C101)
Available in the Texas Instruments
NanoFree™
package
Fully configurable dual-rail design allows each port to operate over the full 1.65-V to 5.5-V power-supply range
V
CC
isolation feature – if either V
CC
input is at GND, both ports are in the high-impedance state
DIR input circuit referenced to V
CCA
Low power consumption, 4-µA maximum I
CC
±24-mA output drive at 3.3 V
I
off
supports partial-power-down mode operation
Maximum data rates
420 Mbps (3.3-V to 5-V translation)
210 Mbps (translate to 3.3 V)
140 Mbps (translate to 2.5 V)
75 Mbps (translate to 1.8 V)
Latch-up performance exceeds 100 mA per JESD 78, Class II