SNAS648C October 2014 – February 2023 TDC1000
PRODUCTION DATA
| MIN | TYP | MAX | UNIT | |||
|---|---|---|---|---|---|---|
| ƒSCLK | Serial clock frequency | 26 | MHz | |||
| t1 | High period, SCLK | 16 | ns | |||
| t2 | Low period, SCLK | 16 | ns | |||
| t3 | Set-up time, nCS to SCLK | 10 | ns | |||
| t4 | Set-up time, SDI to SCLK | 12 | ns | |||
| t5 | Hold time, SCLK to SDI | 12 | ns | |||
| t6 | SCLK transition to SDO valid time | 16 | ns | |||
| t7 | Hold time, SCLK transition to nCS rising edge | 10 | ns | |||
| t8 | nCS inactive | 17 | ns | |||
| t9 | Hold time, SCLK transition to nCS falling edge | 10 | ns | |||
| tr / tf | Signal rise and fall times(1) | 1.8 | ns | |||
Figure 6-1 SPI
Timing Diagram