SPRSP61C October   2021  – December 2023 TMS320F280034 , TMS320F280034-Q1 , TMS320F280036-Q1 , TMS320F280036C-Q1 , TMS320F280037 , TMS320F280037C , TMS320F280037C-Q1 , TMS320F280038C-Q1 , TMS320F280039-Q1 , TMS320F280039C , TMS320F280039C-Q1

PRODMIX  

  1.   1
  2. Features
  3. Applications
  4. Description
    1. 3.1 Functional Block Diagram
  5. Device Comparison
    1. 4.1 Related Products
  6. Pin Configuration and Functions
    1. 5.1 Pin Diagrams
    2. 5.2 Pin Attributes
    3. 5.3 Signal Descriptions
      1. 5.3.1 Analog Signals
      2. 5.3.2 Digital Signals
      3. 5.3.3 Power and Ground
      4. 5.3.4 Test, JTAG, and Reset
    4. 5.4 Pin Multiplexing
      1. 5.4.1 GPIO Muxed Pins
        1. 5.4.1.1 GPIO Muxed Pins
      2. 5.4.2 Digital Inputs on ADC Pins (AIOs)
      3. 5.4.3 Digital Inputs and Outputs on ADC Pins (AGPIOs)
      4. 5.4.4 GPIO Input X-BAR
      5. 5.4.5 GPIO Output X-BAR, CLB X-BAR, CLB Output X-BAR, and ePWM X-BAR
    5. 5.5 Pins With Internal Pullup and Pulldown
    6. 5.6 Connections for Unused Pins
  7. Specifications
    1. 6.1  Absolute Maximum Ratings
    2. 6.2  ESD Ratings – Commercial
    3. 6.3  ESD Ratings – Automotive
    4. 6.4  Recommended Operating Conditions
    5. 6.5  Power Consumption Summary
      1. 6.5.1 System Current Consumption
      2. 6.5.2 System Current Consumption - VREG Disable - External Supply
      3. 6.5.3 Operating Mode Test Description
      4. 6.5.4 Current Consumption Graphs
      5. 6.5.5 Reducing Current Consumption
        1. 6.5.5.1 Typical Current Reduction per Disabled Peripheral
    6. 6.6  Electrical Characteristics
    7. 6.7  Thermal Resistance Characteristics for PZ Package
    8. 6.8  Thermal Resistance Characteristics for PN Package
    9. 6.9  Thermal Resistance Characteristics for PM Package
    10. 6.10 Thermal Resistance Characteristics for PT Package
    11. 6.11 Thermal Design Considerations
    12. 6.12 System
      1. 6.12.1 Power Management Module (PMM)
        1. 6.12.1.1 Introduction
        2. 6.12.1.2 Overview
          1. 6.12.1.2.1 Power Rail Monitors
            1. 6.12.1.2.1.1 I/O POR (Power-On Reset) Monitor
            2. 6.12.1.2.1.2 I/O BOR (Brown-Out Reset) Monitor
            3. 6.12.1.2.1.3 VDD POR (Power-On Reset) Monitor
          2. 6.12.1.2.2 External Supervisor Usage
          3. 6.12.1.2.3 Delay Blocks
          4. 6.12.1.2.4 Internal 1.2-V LDO Voltage Regulator (VREG)
          5. 6.12.1.2.5 VREGENZ
        3. 6.12.1.3 External Components
          1. 6.12.1.3.1 Decoupling Capacitors
            1. 6.12.1.3.1.1 VDDIO Decoupling
            2. 6.12.1.3.1.2 VDD Decoupling
        4. 6.12.1.4 Power Sequencing
          1. 6.12.1.4.1 Supply Pins Ganging
          2. 6.12.1.4.2 Signal Pins Power Sequence
          3. 6.12.1.4.3 Supply Pins Power Sequence
            1. 6.12.1.4.3.1 External VREG/VDD Mode Sequence
            2. 6.12.1.4.3.2 Internal VREG/VDD Mode Sequence
            3. 6.12.1.4.3.3 Supply Sequencing Summary and Effects of Violations
            4. 6.12.1.4.3.4 Supply Slew Rate
        5. 6.12.1.5 Power Management Module Electrical Data and Timing
          1. 6.12.1.5.1 Power Management Module Operating Conditions
          2. 6.12.1.5.2 Power Management Module Characteristics
          3.        Supply Voltages
      2. 6.12.2 Reset Timing
        1. 6.12.2.1 Reset Sources
        2. 6.12.2.2 Reset Electrical Data and Timing
          1. 6.12.2.2.1 Reset - XRSn - Timing Requirements
          2. 6.12.2.2.2 Reset - XRSn - Switching Characteristics
          3. 6.12.2.2.3 Reset Timing Diagrams
      3. 6.12.3 Clock Specifications
        1. 6.12.3.1 Clock Sources
        2. 6.12.3.2 Clock Frequencies, Requirements, and Characteristics
          1. 6.12.3.2.1 Input Clock Frequency and Timing Requirements, PLL Lock Times
            1. 6.12.3.2.1.1 Input Clock Frequency
            2. 6.12.3.2.1.2 XTAL Oscillator Characteristics
            3. 6.12.3.2.1.3 X1 Input Level Characteristics When Using an External Clock Source - Not a Crystal
            4. 6.12.3.2.1.4 X1 Timing Requirements
            5. 6.12.3.2.1.5 AUXCLKIN Timing Requirements
            6. 6.12.3.2.1.6 APLL Characteristics
            7. 6.12.3.2.1.7 XCLKOUT Switching Characteristics - PLL Bypassed or Enabled
            8. 6.12.3.2.1.8 Internal Clock Frequencies
        3. 6.12.3.3 Input Clocks and PLLs
        4. 6.12.3.4 XTAL Oscillator
          1. 6.12.3.4.1 Introduction
          2. 6.12.3.4.2 Overview
            1. 6.12.3.4.2.1 Electrical Oscillator
              1. 6.12.3.4.2.1.1 Modes of Operation
                1. 6.12.3.4.2.1.1.1 Crystal Mode of Operation
                2. 6.12.3.4.2.1.1.2 Single-Ended Mode of Operation
              2. 6.12.3.4.2.1.2 XTAL Output on XCLKOUT
            2. 6.12.3.4.2.2 Quartz Crystal
            3. 6.12.3.4.2.3 GPIO Modes of Operation
          3. 6.12.3.4.3 Functional Operation
            1. 6.12.3.4.3.1 ESR – Effective Series Resistance
            2. 6.12.3.4.3.2 Rneg – Negative Resistance
            3. 6.12.3.4.3.3 Start-up Time
              1. 6.12.3.4.3.3.1 X1/X2 Precondition
            4. 6.12.3.4.3.4 DL – Drive Level
          4. 6.12.3.4.4 How to Choose a Crystal
          5. 6.12.3.4.5 Testing
          6. 6.12.3.4.6 Common Problems and Debug Tips
          7. 6.12.3.4.7 Crystal Oscillator Specifications
            1. 6.12.3.4.7.1 Crystal Oscillator Parameters
            2. 6.12.3.4.7.2 Crystal Equivalent Series Resistance (ESR) Requirements
            3. 6.12.3.4.7.3 Crystal Oscillator Electrical Characteristics
        5. 6.12.3.5 Internal Oscillators
          1. 6.12.3.5.1 INTOSC Characteristics
      4. 6.12.4 Flash Parameters
        1. 6.12.4.1 Flash Parameters 
      5. 6.12.5 RAM and ROM Parameters
      6. 6.12.6 Emulation/JTAG
        1. 6.12.6.1 JTAG Electrical Data and Timing
          1. 6.12.6.1.1 JTAG Timing Requirements
          2. 6.12.6.1.2 JTAG Switching Characteristics
          3. 6.12.6.1.3 JTAG Timing Diagram
        2. 6.12.6.2 cJTAG Electrical Data and Timing
          1. 6.12.6.2.1 cJTAG Timing Requirements
          2. 6.12.6.2.2 cJTAG Switching Characteristics
          3. 6.12.6.2.3 cJTAG Timing Diagram
      7. 6.12.7 GPIO Electrical Data and Timing
        1. 6.12.7.1 GPIO – Output Timing
          1. 6.12.7.1.1 General-Purpose Output Switching Characteristics
          2. 6.12.7.1.2 General-Purpose Output Timing Diagram
        2. 6.12.7.2 GPIO – Input Timing
          1. 6.12.7.2.1 General-Purpose Input Timing Requirements
          2. 6.12.7.2.2 Sampling Mode
        3. 6.12.7.3 Sampling Window Width for Input Signals
      8. 6.12.8 Interrupts
        1. 6.12.8.1 External Interrupt (XINT) Electrical Data and Timing
          1. 6.12.8.1.1 External Interrupt Timing Requirements
          2. 6.12.8.1.2 External Interrupt Switching Characteristics
          3. 6.12.8.1.3 External Interrupt Timing
      9. 6.12.9 Low-Power Modes
        1. 6.12.9.1 Clock-Gating Low-Power Modes
        2. 6.12.9.2 Low-Power Mode Wake-up Timing
          1. 6.12.9.2.1 IDLE Mode Timing Requirements
          2. 6.12.9.2.2 IDLE Mode Switching Characteristics
          3. 6.12.9.2.3 IDLE Entry and Exit Timing Diagram
          4. 6.12.9.2.4 STANDBY Mode Timing Requirements
          5. 6.12.9.2.5 STANDBY Mode Switching Characteristics
          6. 6.12.9.2.6 STANDBY Entry and Exit Timing Diagram
          7. 6.12.9.2.7 HALT Mode Timing Requirements
          8. 6.12.9.2.8 HALT Mode Switching Characteristics
          9. 6.12.9.2.9 HALT Entry and Exit Timing Diagram
    13. 6.13 Analog Peripherals
      1. 6.13.1 Analog Pins and Internal Connections
      2. 6.13.2 Analog Signal Descriptions
      3. 6.13.3 Analog-to-Digital Converter (ADC)
        1. 6.13.3.1 ADC Configurability
          1. 6.13.3.1.1 Signal Mode
        2. 6.13.3.2 ADC Electrical Data and Timing
          1. 6.13.3.2.1 ADC Operating Conditions
          2. 6.13.3.2.2 ADC Characteristics
          3. 6.13.3.2.3 ADC Input Model
          4. 6.13.3.2.4 ADC Timing Diagrams
      4. 6.13.4 Temperature Sensor
        1. 6.13.4.1 Temperature Sensor Electrical Data and Timing
          1. 6.13.4.1.1 Temperature Sensor Characteristics
      5. 6.13.5 Comparator Subsystem (CMPSS)
        1. 6.13.5.1 CMPSS Connectivity Diagram
        2. 6.13.5.2 Block Diagram
        3. 6.13.5.3 CMPSS Electrical Data and Timing
          1. 6.13.5.3.1 Comparator Electrical Characteristics
          2.        CMPSS Comparator Input Referred Offset and Hysteresis
          3. 6.13.5.3.2 CMPSS DAC Static Electrical Characteristics
          4. 6.13.5.3.3 CMPSS Illustrative Graphs
          5. 6.13.5.3.4 CMPSS DAC Dynamic Error
      6. 6.13.6 Buffered Digital-to-Analog Converter (DAC)
        1. 6.13.6.1 Buffered DAC Electrical Data and Timing
          1. 6.13.6.1.1 Buffered DAC Operating Conditions
          2. 6.13.6.1.2 Buffered DAC Electrical Characteristics
    14. 6.14 Control Peripherals
      1. 6.14.1 Enhanced Pulse Width Modulator (ePWM)
        1. 6.14.1.1 ePWM Electrical Data and Timing
          1. 6.14.1.1.1 ePWM Timing Requirements
          2. 6.14.1.1.2 ePWM Switching Characteristics
          3. 6.14.1.1.3 Trip-Zone Input Timing
            1. 6.14.1.1.3.1 Trip-Zone Input Timing Requirements
            2. 6.14.1.1.3.2 PWM Hi-Z Characteristics Timing Diagram
      2. 6.14.2 High-Resolution Pulse Width Modulator (HRPWM)
        1. 6.14.2.1 HRPWM Electrical Data and Timing
          1. 6.14.2.1.1 High-Resolution PWM Characteristics
      3. 6.14.3 External ADC Start-of-Conversion Electrical Data and Timing
        1. 6.14.3.1 External ADC Start-of-Conversion Switching Characteristics
        2. 6.14.3.2 ADCSOCAO or ADCSOCBO Timing Diagram
      4. 6.14.4 Enhanced Capture (eCAP)
        1. 6.14.4.1 eCAP and HRCAP Block Diagram
        2. 6.14.4.2 eCAP Synchronization
        3. 6.14.4.3 eCAP Electrical Data and Timing
          1. 6.14.4.3.1 eCAP Timing Requirements
          2. 6.14.4.3.2 eCAP Switching Characteristics
      5. 6.14.5 High-Resolution Capture (HRCAP)
        1. 6.14.5.1 eCAP and HRCAP Block Diagram
        2. 6.14.5.2 HRCAP Electrical Data and Timing
          1. 6.14.5.2.1 HRCAP Switching Characteristics
          2. 6.14.5.2.2 HRCAP Figure and Graph
      6. 6.14.6 Enhanced Quadrature Encoder Pulse (eQEP)
        1. 6.14.6.1 eQEP Electrical Data and Timing
          1. 6.14.6.1.1 eQEP Timing Requirements
          2. 6.14.6.1.2 eQEP Switching Characteristics
      7. 6.14.7 Sigma-Delta Filter Module (SDFM)
        1. 6.14.7.1 SDFM Electrical Data and Timing
          1. 6.14.7.1.1 SDFM Timing Requirements When Using Asynchronous GPIO - ASYNC - Option
    15. 6.15 Communications Peripherals
      1. 6.15.1 Controller Area Network (CAN)
      2. 6.15.2 Modular Controller Area Network (MCAN)
      3. 6.15.3 Inter-Integrated Circuit (I2C)
        1. 6.15.3.1 I2C Electrical Data and Timing
          1. 6.15.3.1.1 I2C Timing Requirements
          2. 6.15.3.1.2 I2C Switching Characteristics
          3. 6.15.3.1.3 I2C Timing Diagram
      4. 6.15.4 Power Management Bus (PMBus) Interface
        1. 6.15.4.1 PMBus Electrical Data and Timing
          1. 6.15.4.1.1 PMBus Electrical Characteristics
          2. 6.15.4.1.2 PMBus Fast Mode Switching Characteristics
          3. 6.15.4.1.3 PMBus Standard Mode Switching Characteristics
      5. 6.15.5 Serial Communications Interface (SCI)
      6. 6.15.6 Serial Peripheral Interface (SPI)
        1. 6.15.6.1 SPI Master Mode Timings
          1. 6.15.6.1.1 SPI Master Mode Timing Requirements
          2. 6.15.6.1.2 SPI Master Mode Switching Characteristics - Clock Phase  0
          3. 6.15.6.1.3 SPI Master Mode Switching Characteristics - Clock Phase  1
          4. 6.15.6.1.4 SPI Master Mode Timing Diagrams
        2. 6.15.6.2 SPI Slave Mode Timings
          1. 6.15.6.2.1 SPI Slave Mode Timing Requirements
          2. 6.15.6.2.2 SPI Slave Mode Switching Characteristics
          3. 6.15.6.2.3 SPI Slave Mode Timing Diagrams
      7. 6.15.7 Local Interconnect Network (LIN)
      8. 6.15.8 Fast Serial Interface (FSI)
        1. 6.15.8.1 FSI Transmitter
          1. 6.15.8.1.1 FSITX Electrical Data and Timing
            1. 6.15.8.1.1.1 FSITX Switching Characteristics
            2. 6.15.8.1.1.2 FSITX Timings
        2. 6.15.8.2 FSI Receiver
          1. 6.15.8.2.1 FSIRX Electrical Data and Timing
            1. 6.15.8.2.1.1 FSIRX Timing Requirements
            2. 6.15.8.2.1.2 FSIRX Switching Characteristics
            3. 6.15.8.2.1.3 FSIRX Timings
        3. 6.15.8.3 FSI SPI Compatibility Mode
          1. 6.15.8.3.1 FSITX SPI Signaling Mode Electrical Data and Timing
            1. 6.15.8.3.1.1 FSITX SPI Signaling Mode Switching Characteristics
            2. 6.15.8.3.1.2 FSITX SPI Signaling Mode Timings
      9. 6.15.9 Host Interface Controller (HIC)
        1. 6.15.9.1 HIC Electrical Data and Timing
          1. 6.15.9.1.1 HIC Timing Requirements
          2. 6.15.9.1.2 HIC Switching Characteristics
          3. 6.15.9.1.3 HIC Timing Diagrams
  8. Detailed Description
    1. 7.1  Overview
    2. 7.2  Functional Block Diagram
    3. 7.3  Memory
      1. 7.3.1 Memory Map
        1. 7.3.1.1 Dedicated RAM (Mx RAM)
        2. 7.3.1.2 Local Shared RAM (LSx RAM)
        3. 7.3.1.3 Global Shared RAM (GSx RAM)
        4. 7.3.1.4 Message RAM
      2. 7.3.2 Control Law Accelerator (CLA) Memory Map
      3. 7.3.3 Flash Memory Map
        1. 7.3.3.1 Addresses of Flash Sectors
      4. 7.3.4 Peripheral Registers Memory Map
    4. 7.4  Identification
    5. 7.5  Bus Architecture – Peripheral Connectivity
    6. 7.6  C28x Processor
      1. 7.6.1 Floating-Point Unit (FPU)
      2. 7.6.2 Fast Integer Division Unit
      3. 7.6.3 Trigonometric Math Unit (TMU)
      4. 7.6.4 VCRC Unit
    7. 7.7  Control Law Accelerator (CLA)
    8. 7.8  Embedded Real-Time Analysis and Diagnostic (ERAD)
    9. 7.9  Background CRC-32 (BGCRC)
    10. 7.10 Direct Memory Access (DMA)
    11. 7.11 Device Boot Modes
      1. 7.11.1 Device Boot Configurations
        1. 7.11.1.1 Configuring Boot Mode Pins
        2. 7.11.1.2 Configuring Boot Mode Table Options
      2. 7.11.2 GPIO Assignments
    12. 7.12 Security
      1. 7.12.1 Securing the Boundary of the Chip
        1. 7.12.1.1 JTAGLOCK
        2. 7.12.1.2 Zero-pin Boot
      2. 7.12.2 Dual-Zone Security
      3. 7.12.3 Disclaimer
    13. 7.13 Watchdog
    14. 7.14 C28x Timers
    15. 7.15 Dual-Clock Comparator (DCC)
      1. 7.15.1 Features
      2. 7.15.2 Mapping of DCCx Clock Source Inputs
    16. 7.16 Configurable Logic Block (CLB)
    17. 7.17 Functional Safety
  9. Applications, Implementation, and Layout
    1. 8.1 Applications and Implementation
    2. 8.2 Key Device Features
    3. 8.3 Application Information
      1. 8.3.1 Typical Application
        1. 8.3.1.1 Automotive Pump
          1. 8.3.1.1.1 System Block Diagram
          2. 8.3.1.1.2 Automotive Pump Resources
        2. 8.3.1.2 Automotive HVAC Compressor
          1. 8.3.1.2.1 System Block Diagram
          2. 8.3.1.2.2 HVAC Resources
        3. 8.3.1.3 On-Board Charger (OBC)
          1. 8.3.1.3.1 System Block Diagram
          2. 8.3.1.3.2 OBC Resources
        4. 8.3.1.4 Servo Drive Control Module
          1. 8.3.1.4.1 System Block Diagram
          2. 8.3.1.4.2 Servo Drive Control Module Resources
        5. 8.3.1.5 Solar Micro Inverter
          1. 8.3.1.5.1 System Block Diagram
          2. 8.3.1.5.2 Solar Micro Inverter Resources
        6. 8.3.1.6 Merchant Telecom Rectifiers
          1. 8.3.1.6.1 System Block Diagram
          2. 8.3.1.6.2 Merchant Telecom Rectifiers Resources
  10. Device and Documentation Support
    1. 9.1 Getting Started and Next Steps
    2. 9.2 Device Nomenclature
    3. 9.3 Markings
    4. 9.4 Tools and Software
    5. 9.5 Documentation Support
    6. 9.6 Support Resources
    7. 9.7 Trademarks
    8. 9.8 Electrostatic Discharge Caution
    9. 9.9 Glossary
  11. 10Revision History
  12. 11Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Peripheral Registers Memory Map

The Peripheral Registers Memory Map (C28) table lists the peripheral registers.

Table 7-4 Peripheral Registers Memory Map
Structure DriverLib Name Base Address CPU1 DMA HIC CLA Pipeline Protected
Peripheral Frame 0 (PF0)
ADC_RESULT_REGS ADCARESULT_BASE 0x0000_0B00 YES YES YES YES -
ADC_RESULT_REGS ADCBRESULT_BASE 0x0000_0B20 YES YES YES YES -
ADC_RESULT_REGS ADCCRESULT_BASE 0x0000_0B40 YES YES YES YES -
CPUTIMER_REGS CPUTIMER0_BASE 0x0000_0C00 YES - - - -
CLA_ONLY_REGS CLA1_ONLY_BASE 0x0000_0C00 - - - YES -
CPUTIMER_REGS CPUTIMER1_BASE 0x0000_0C08 YES - - - -
CPUTIMER_REGS CPUTIMER2_BASE 0x0000_0C10 YES - - - -
CLA_SOFTINT_REGS CLA1_SOFTINT_BASE 0x0000_0CE0 - - - YES -
PIE_CTRL_REGS PIECTRL_BASE 0x0000_0CE0 YES - - - -
PIE_VECT_TABLE PIEVECTTABLE_BASE 0x0000_0D00 YES - - - -
DMA_REGS DMA_BASE 0x0000_1000 YES - - - -
DMA_CH_REGS DMA_CH1_BASE 0x0000_1020 YES - - - -
DMA_CH_REGS DMA_CH2_BASE 0x0000_1040 YES - - - -
DMA_CH_REGS DMA_CH3_BASE 0x0000_1060 YES - - - -
DMA_CH_REGS DMA_CH4_BASE 0x0000_1080 YES - - - -
DMA_CH_REGS DMA_CH5_BASE 0x0000_10A0 YES - - - -
DMA_CH_REGS DMA_CH6_BASE 0x0000_10C0 YES - - - -
CLA_REGS CLA1_BASE 0x0000_1400 YES - - - -
UID_REGS UID_BASE 0x0007_0200 YES - - - -
DCSM_Z1_OTP DCSM_Z1OTP_BASE 0x0007_8000 YES - - - -
DCSM_Z2_OTP DCSM_Z2OTP_BASE 0x0007_8200 YES - - - -
Peripheral Frame 1 (PF1)
EPWM_REGS EPWM1_BASE 0x0000_4000 YES YES YES YES YES
EPWM_REGS EPWM2_BASE 0x0000_4100 YES YES YES YES YES
EPWM_REGS EPWM3_BASE 0x0000_4200 YES YES YES YES YES
EPWM_REGS EPWM4_BASE 0x0000_4300 YES YES YES YES YES
EPWM_REGS EPWM5_BASE 0x0000_4400 YES YES YES YES YES
EPWM_REGS EPWM6_BASE 0x0000_4500 YES YES YES YES YES
EPWM_REGS EPWM7_BASE 0x0000_4600 YES YES YES YES YES
EPWM_REGS EPWM8_BASE 0x0000_4700 YES YES YES YES YES
EQEP_REGS EQEP1_BASE 0x0000_5100 YES YES YES YES YES
EQEP_REGS EQEP2_BASE 0x0000_5140 YES YES YES YES YES
ECAP_REGS ECAP1_BASE 0x0000_5200 YES YES YES YES YES
ECAP_REGS ECAP2_BASE 0x0000_5240 YES YES YES YES YES
ECAP_REGS ECAP3_BASE 0x0000_5280 YES YES YES YES YES
HRCAP_REGS HRCAP3_BASE 0x0000_52A0 YES YES YES YES YES
DAC_REGS DACA_BASE 0x0000_5C00 YES YES YES YES YES
DAC_REGS DACB_BASE 0x0000_5C10 YES YES YES YES YES
CMPSS_REGS CMPSS1_BASE 0x0000_5C80 YES YES YES YES YES
CMPSS_REGS CMPSS2_BASE 0x0000_5CA0 YES YES YES YES YES
CMPSS_REGS CMPSS3_BASE 0x0000_5CC0 YES YES YES YES YES
CMPSS_REGS CMPSS4_BASE 0x0000_5CE0 YES YES YES YES YES
SDFM_REGS SDFM1_BASE 0x0000_5E00 YES YES YES YES YES
SDFM_REGS SDFM2_BASE 0x0000_5E80 YES YES YES YES YES
Peripheral Frame 2 (PF2)
SPI_REGS SPIA_BASE 0x0000_6100 YES YES YES YES YES
SPI_REGS SPIB_BASE 0x0000_6110 YES YES YES YES YES
BGCRC_REGS BGCRC_CPU_BASE 0x0000_6340 YES - - - YES
BGCRC_REGS BGCRC_CLA1_BASE 0x0000_6380 YES - - YES YES
PMBUS_REGS PMBUSA_BASE 0x0000_6400 YES YES YES YES YES
HIC_CFG_REGS HIC_BASE 0x0000_6500 YES YES - - YES
FSI_TX_REGS FSITXA_BASE 0x0000_6600 YES YES YES YES YES
FSI_RX_REGS FSIRXA_BASE 0x0000_6680 YES YES YES YES YES
Peripheral Frame 3 (PF3)
ADC_REGS ADCA_BASE 0x0000_7400 YES - - YES YES
ADC_REGS ADCB_BASE 0x0000_7480 YES - - YES YES
ADC_REGS ADCC_BASE 0x0000_7500 YES - - YES YES
Peripheral Frame 4 (PF4)
INPUT_XBAR_REGS INPUTXBAR_BASE 0x0000_7900 YES - - - YES
XBAR_REGS XBAR_BASE 0x0000_7920 YES - - - YES
SYNC_SOC_REGS SYNCSOC_BASE 0x0000_7940 YES - - - YES
INPUT_XBAR_REGS CLBINPUTXBAR_BASE 0x0000_7960 YES - - - YES
DMA_CLA_SRC_SEL_REGS DMACLASRCSEL_BASE 0x0000_7980 YES - - - YES
EPWM_XBAR_REGS EPWMXBAR_BASE 0x0000_7A00 YES - - - YES
CLB_XBAR_REGS CLBXBAR_BASE 0x0000_7A40 YES - - - YES
OUTPUT_XBAR_REGS OUTPUTXBAR_BASE 0x0000_7A80 YES - - - YES
OUTPUT_XBAR_REGS CLBOUTPUTXBAR_BASE 0x0000_7BC0 YES - - - YES
GPIO_CTRL_REGS GPIOCTRL_BASE 0x0000_7C00 YES - - - YES
GPIO_DATA_REGS GPIODATA_BASE 0x0000_7F00 YES - - YES YES
GPIO_DATA_READ_REGS GPIODATAREAD_BASE 0x0000_7F80 YES - YES YES YES
CLK_CFG_REGS CLKCFG_BASE 0x0005_D200 YES - - - YES
CPU_SYS_REGS CPUSYS_BASE 0x0005_D300 YES - - - YES
SYS_STATUS_REGS SYSSTAT_BASE 0x0005_D400 YES - - - YES
PERIPH_AC_REGS PERIPHAC_BASE 0x0005_D500 YES - - - YES
ANALOG_SUBSYS_REGS ANALOGSUBSYS_BASE 0x0005_D700 YES - - - YES
Peripheral Frame 5 (PF5)
DEV_CFG_REGS DEVCFG_BASE 0x0005_D000 YES - - - YES
ERAD_GLOBAL_REGS ERAD_GLOBAL_BASE 0x0005_E800 YES - - - YES
ERAD_HWBP_REGS ERAD_HWBP1_BASE 0x0005_E900 YES - - - YES
ERAD_HWBP_REGS ERAD_HWBP2_BASE 0x0005_E908 YES - - - YES
ERAD_HWBP_REGS ERAD_HWBP3_BASE 0x0005_E910 YES - - - YES
ERAD_HWBP_REGS ERAD_HWBP4_BASE 0x0005_E918 YES - - - YES
ERAD_HWBP_REGS ERAD_HWBP5_BASE 0x0005_E920 YES - - - YES
ERAD_HWBP_REGS ERAD_HWBP6_BASE 0x0005_E928 YES - - - YES
ERAD_HWBP_REGS ERAD_HWBP7_BASE 0x0005_E930 YES - - - YES
ERAD_HWBP_REGS ERAD_HWBP8_BASE 0x0005_E938 YES - - - YES
ERAD_COUNTER_REGS ERAD_COUNTER1_BASE 0x0005_E980 YES - - - YES
ERAD_COUNTER_REGS ERAD_COUNTER2_BASE 0x0005_E990 YES - - - YES
ERAD_COUNTER_REGS ERAD_COUNTER3_BASE 0x0005_E9A0 YES - - - YES
ERAD_COUNTER_REGS ERAD_COUNTER4_BASE 0x0005_E9B0 YES - - - YES
ERAD_CRC_GLOBAL_REGS ERAD_CRC_GLOBAL_BASE 0x0005_EA00 YES - - - YES
ERAD_CRC_REGS ERAD_CRC1_BASE 0x0005_EA10 YES - - - YES
ERAD_CRC_REGS ERAD_CRC2_BASE 0x0005_EA20 YES - - - YES
ERAD_CRC_REGS ERAD_CRC3_BASE 0x0005_EA30 YES - - - YES
ERAD_CRC_REGS ERAD_CRC4_BASE 0x0005_EA40 YES - - - YES
ERAD_CRC_REGS ERAD_CRC5_BASE 0x0005_EA50 YES - - - YES
ERAD_CRC_REGS ERAD_CRC6_BASE 0x0005_EA60 YES - - - YES
ERAD_CRC_REGS ERAD_CRC7_BASE 0x0005_EA70 YES - - - YES
ERAD_CRC_REGS ERAD_CRC8_BASE 0x0005_EA80 YES - - - YES
EPG_REGS EPG1_BASE 0x0005_EC00 YES - - - YES
EPG_MUX_REGS EPG1MUX_BASE 0x0005_ECD0 YES - - - YES
DCSM_Z1_REGS DCSM_Z1_BASE 0x0005_F000 YES - - - YES
DCSM_Z2_REGS DCSM_Z2_BASE 0x0005_F080 YES - - - YES
DCSM_COMMON_REGS DCSMCOMMON_BASE 0x0005_F0C0 YES - - - YES
MEM_CFG_REGS MEMCFG_BASE 0x0005_F400 YES - - - YES
ACCESS_PROTECTION_REGS ACCESSPROTECTION_BASE 0x0005_F500 YES - - - YES
MEMORY_ERROR_REGS MEMORYERROR_BASE 0x0005_F540 YES - - - YES
TEST_ERROR_REGS TESTERROR_BASE 0x0005_F590 YES - - - YES
FLASH_CTRL_REGS FLASH0CTRL_BASE 0x0005_F800 YES - - - YES
FLASH_ECC_REGS FLASH0ECC_BASE 0x0005_FB00 YES - - - YES
Peripheral Frame 7 (PF7)
CAN_REGS CANA_BASE 0x0004_8000 YES YES YES - YES
MCANSS_REGS MCANASS_BASE 0x0005_C400 YES - YES - YES
MCAN_REGS MCANA_BASE 0x0005_C600 YES - YES - YES
MCAN_ERROR_REGS MCANA_ERROR_BASE 0x0005_C800 YES - YES - YES
HWBIST_REGS HWBIST_BASE 0x0005_E000 YES - - - YES
PBIST_REGS MPOST_BASE 0x0005_E200 YES - - - YES
DCC_REGS DCC0_BASE 0x0005_E700 YES - - - YES
DCC_REGS DCC1_BASE 0x0005_E740 YES - - - YES
Peripheral Frame 8 (PF8)
LIN_REGS LINA_BASE 0x0000_6A00 YES YES YES YES YES
LIN_REGS LINB_BASE 0x0000_6B00 YES YES YES YES YES
Peripheral Frame 9 (PF9)
WD_REGS WD_BASE 0x0000_7000 YES - - - YES
NMI_INTRUPT_REGS NMI_BASE 0x0000_7060 YES - - - YES
XINT_REGS XINT_BASE 0x0000_7070 YES - - - YES
SCI_REGS SCIA_BASE 0x0000_7200 YES - YES - YES
SCI_REGS SCIB_BASE 0x0000_7210 YES - YES - YES
I2C_REGS I2CA_BASE 0x0000_7300 YES - YES - YES
I2C_REGS I2CB_BASE 0x0000_7340 YES - YES - YES
Peripheral Frame 10 (PF10)
CLB_LOGIC_CONFIG_REGS CLB1_LOGICCFG_BASE 0x0000_3000 YES - YES YES -
CLB_LOGIC_CONTROL_REGS CLB1_LOGICCTRL_BASE 0x0000_3100 YES - YES YES -
CLB_DATA_EXCHANGE_REGS CLB1_DATAEXCH_BASE 0x0000_3180 YES - YES YES -
CLB_LOGIC_CONFIG_REGS CLB2_LOGICCFG_BASE 0x0000_3400 YES - YES YES -
CLB_LOGIC_CONTROL_REGS CLB2_LOGICCTRL_BASE 0x0000_3500 YES - YES YES -
CLB_DATA_EXCHANGE_REGS CLB2_DATAEXCH_BASE 0x0000_3580 YES - YES YES -
CLB_LOGIC_CONFIG_REGS CLB3_LOGICCFG_BASE 0x0000_3800 YES - YES YES -
CLB_LOGIC_CONTROL_REGS CLB3_LOGICCTRL_BASE 0x0000_3900 YES - YES YES -
CLB_DATA_EXCHANGE_REGS CLB3_DATAEXCH_BASE 0x0000_3980 YES - YES YES -
CLB_LOGIC_CONFIG_REGS CLB4_LOGICCFG_BASE 0x0000_3C00 YES - YES YES -
CLB_LOGIC_CONTROL_REGS CLB4_LOGICCTRL_BASE 0x0000_3D00 YES - YES YES -
CLB_DATA_EXCHANGE_REGS CLB4_DATAEXCH_BASE 0x0000_3D80 YES - YES YES -
Peripheral Frame 11 (PF11)
AES_REGS AESA_BASE 0x0004_2000 YES YES - - -
AES_SS_REGS AESA_SS_BASE 0x0004_2C00 YES YES - - -
Peripheral Frame 12 (PF12)
LFU_REGS LFU_BASE 0x0000_7FE0 YES - - YES YES