SPRS584Q April 2009 – January 2024 TMS320F28030 , TMS320F28030-Q1 , TMS320F28031 , TMS320F28031-Q1 , TMS320F28032 , TMS320F28032-Q1 , TMS320F28033 , TMS320F28033-Q1 , TMS320F28034 , TMS320F28034-Q1 , TMS320F28035 , TMS320F28035-Q1
PRODUCTION DATA
| NO. | PARAMETER(1)(2)(3)(4) | MIN | MAX | UNIT | |
|---|---|---|---|---|---|
| 12 | tc(SPC)S | Cycle time, SPICLK | 4tc(SYSCLK) | ns | |
| 13 | tw(SPC1)S | Pulse duration, SPICLK first pulse | 2tc(SYSCLK) – 1 | ns | |
| 14 | tw(SPC2)S | Pulse duration, SPICLK second pulse | 2tc(SYSCLK) – 1 | ns | |
| 17 | td(SOMI)S | Delay time, SPICLK to SPISOMI valid | 21 | ns | |
| 18 | tv(SOMI)S | Valid time, SPISOMI data valid after SPICLK | 0 | ns | |
| 21 | tsu(SIMO)S | Setup time, SPISIMO valid before SPICLK | 1.5tc(SYSCLK) | ns | |
| 22 | th(SIMO)S | Hold time, SPISIMO data valid after SPICLK | 1.5tc(SYSCLK) | ns | |
| 25 | tsu(STE)S | Setup time, SPISTE active before SPICLK | 1.5tc(SYSCLK) | ns | |
| 26 | th(STE)S | Hold time, SPISTE inactive after SPICLK | 1.5tc(SYSCLK) | ns | |
Figure 7-32 SPI Slave
Mode External Timing (Clock Phase = 1)