SNVSA79 March   2015 TPS61196-Q1

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Supply Voltage
      2. 7.3.2 Boost Controller
      3. 7.3.3 Switching Frequency
      4. 7.3.4 Enable and Undervoltage Lockout
      5. 7.3.5 Power-Up Sequencing and Soft Start-up
      6. 7.3.6 Unused Led String
      7. 7.3.7 Current Regulation
      8. 7.3.8 PWM Dimming
    4. 7.4 Device Functional Modes
      1. 7.4.1 Protections
        1. 7.4.1.1  Switch Current Limit Protection Using the ISNS Pin
        2. 7.4.1.2  LED Open Protection
        3. 7.4.1.3  LED Short-Cross Protection Using the FBP Pin
        4. 7.4.1.4  Schottky Diode Open Protection
        5. 7.4.1.5  Schottky Diode Short Protection
        6. 7.4.1.6  IFB Overvoltage Protection During Start-up
        7. 7.4.1.7  Output Overvoltage Protection Using the OVP Pin
        8. 7.4.1.8  Output Short-to-Ground Protection
        9. 7.4.1.9  IFB Short-to-Ground Protection
        10. 7.4.1.10 ISET Short-to-Ground Protection
        11. 7.4.1.11 Thermal Protection
      2. 7.4.2 Indication For Fault Conditions
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1 Inductor Selection
        2. 8.2.2.2 Schottky Diode
        3. 8.2.2.3 Switch MOSFET And Gate Driver Resistor
        4. 8.2.2.4 Current Sense and Current Sense Filtering
        5. 8.2.2.5 Output Capacitor
        6. 8.2.2.6 Loop Consideration
      3. 8.2.3 Application Curves
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
  11. 11Device and Documentation Support
    1. 11.1 Trademarks
    2. 11.2 Electrostatic Discharge Caution
    3. 11.3 Glossary
  12. 12Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

8 Application and Implementation

NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

8.1 Application Information

When more LED strings are required in the application, the TPS61196-Q1 can work in master/slave mode. The TPS61196-Q1 can be set as slave device when the voltage at the FSW pin is below 0.5 V or above 3.5 V. The master TPS61196-Q1 has booster controller and outputs the power rail for all LED strings. The slave TPS61196-Q1 only works as a LED driver and feedbacks the required headroom voltage to the master by connecting the slave's COMP pin to the master's REF pin. The ISNS pin of the slave TPS61196-Q1 must be connected to ground. The slave's OVP pin voltage must be 3% higher than the voltage at the master's OVP pin. The slave device can combine all fault conditions happening on both master and slave devices by connecting the master's FAULT output to the FSW pin of the slave device. The slave’s FAULT pin outputs the indication signal for all fault conditions.

TPS61196-Q1 multi-chip_op_lvsbg1.gifFigure 21. Multi-Chip Operation In Parallel

8.2 Typical Application

TPS61196-Q1 FP_typ_app_lvsbg1.gifFigure 22. TPS61196-Q1 Typical Application

8.2.1 Design Requirements

DESIGN PARAMETER EXAMPLE VALUE
Input voltage range 8 V to 16 V
Number of LED strings x number of LEDs per string 6 x 12
Forward voltage of LED string 36 V
LED string current 70 mA per channel
Switching frequency 200 kHz

8.2.2 Detailed Design Procedure

8.2.2.1 Inductor Selection

The inductor is the most important component in switching power regulator design because it affects power supply steady state operation, transient behavior, and loop stability. The inductor value, DC resistance (DCR), and saturation current are important specifications to be considered for better performance. Although the boost power stage can be designed to operate in discontinuous mode at maximum load, where the inductor current ramps down to zero during each switching cycle, most applications will be more efficient if the power stage operates in continuous conduction mode, where a DC current flows through the inductor. Therefore, the Equation 8 and Equation 9 below are for CCM operation only. The TPS61196-Q1 is designed to work with inductor values between 10 µH and 100 µH, depending on the switching frequency. Running the controller at higher switching frequencies allows the use of smaller and/or lower profile inductors in the 10-µH range. Running the controller at slower switching frequencies requires the use of larger inductors, near 100 µH, to maintain the same inductor current ripple but may improve overall efficiency due to smaller switching losses. Inductor values can have ±20% tolerance with no current bias. When the inductor current approaches saturation level, its inductance can decrease 20% to 35% from the 0A value depending on how the inductor vendor defines saturation.

In a boost regulator, the inductor DC current can be calculated with Equation 7.

Equation 7. TPS61196-Q1 EQ7_lvsbg1.gif

where

  • VOUT = boost output voltage
  • IOUT = boost output current
  • VIN = boost input voltage
  • η = power conversion efficiency, use 95% for TPS61196-Q1 applications

The inductor current peak-to-peak ripple can be calculated with Equation 8.

Equation 8. TPS61196-Q1 EQ8_lvsbg1.gif

where

  • ΔIL(P-P) = inductor ripple current
  • L = inductor value
  • fSW = switching frequency
  • VOUT = boost output voltage
  • VIN = boost input voltage

Therefore, the inductor peak current is calculated with Equation 9.

Equation 9. TPS61196-Q1 EQ9_lvsbg1.gif

Select an inductor, which saturation current is higher than calculated peak current. To calculate the worst-case inductor peak current, use the minimum input voltage, maximum output voltage, and maximum load current.

Regulator efficiency is dependent on the resistance of its high current path and switching losses associated with the switch FET and power diode. Besides the external switch FET, the overall efficiency is also affected by the inductor DCR. Usually the lower DC resistance shows higher efficiency. However, there is a trade-off between DCR and the inductor footprint; furthermore, shielded inductors typically have higher DCR than unshielded ones.

8.2.2.2 Schottky Diode

The TPS61196-Q1 demands a high-speed rectification for optimum efficiency. Ensure that the diode's average and peak current rating exceed the output LED current and inductor peak current. In addition, the diode's reverse breakdown voltage must exceed the application output voltage.

8.2.2.3 Switch MOSFET And Gate Driver Resistor

The TPS61196-Q1 demands a power N-MOSFET (see Q1 in the Figure 22) as a switch. The voltage and current rating of the MOSFET must be higher than the application output voltage and the inductor peak current. The applications benefit from the addition of a resistor (See R19 in the Figure 22) connected between the GDRV pin and the gate of the switch MOSFET. With this resistor, the gate driving current is limited and the EMI performance is improved. A 3-Ω resistor value is recommended. The device exhibits lower efficiency when the resistor value is above 3 Ω due to the more switching loss of the external MOSFET.

8.2.2.4 Current Sense and Current Sense Filtering

R7 determines the correct overcurrent limit protection. To choose the right value of R7, start with the total system power needed POUT, and calculate the input current IIN by Equation 7. Efficiency can be estimated between 90% to 95%. The second step is to calculate the inductor peak current based on the inductor value L using Equation 8 and Equation 9. The maximum R7 can now be calculated as R7(max) = VISNS / IL(P). It is recommended to add 20% or more margins to account for component variations. A small filter placed on the ISNS pin improves performance of the converter (See R6 and C5 in Simplified Schematic). The time constant of this filter should be approximately 100 ns. The range of R6 should be from about 100 Ω to 1 kΩ for best results. The C5 should be located as close as possible to the ISNS pin to provide noise immunity.

8.2.2.5 Output Capacitor

The output capacitor is mainly selected to meet the requirements for output ripple and loop stability of the whole system. This ripple voltage is related to the capacitance of the capacitor and its equivalent series resistance (ESR). Assuming a capacitor with zero ESR, the minimum capacitance needed for a given ripple can be calculated by:

Equation 10. TPS61196-Q1 EQ10_lvsbg1.gif

where

  • VRIPPLE is the peak-to-peak output voltage ripple
  • DMAX is the duty cycle of the boost converter.

DMAX is approximately equal to (VOUT(MAX) – VIN(MIN) / VOUT(MAX)) in applications. Care must be taken when evaluating a capacitor’s derating under DC bias. The DC bias can also significantly reduce capacitance. Ceramic capacitors can loss as much as 50% of its capacitance at its rated voltage. Therefore, leave the margin on the voltage rating to ensure adequate capacitance.

The ESR impact on the output ripple must be considered as well if tantalum or aluminum electrolytic capacitors are used. Assuming there is enough capacitance such that the ripple due to the capacitance can be ignored, the ESR needed to limit the VRIPPLE is: VRIPPLE(ESR) = IL(P) × ESR

Ripple current flowing through a capacitor’s ESR causes power dissipation in the capacitor. This power dissipation causes a temperature increase internally to the capacitor. Excessive temperature can seriously shorten the expected life of a capacitor. Capacitors have ripple current ratings that are dependent on ambient temperature and should not be exceeded. Therefore, high ripple current type electrolytic capacitor with small ESR is used in typical application as shown in Simplified Schematic.

In the typical application, the output requires a capacitor in the range of 22 µF to 220 µF. The output capacitor affects the small signal control loop stability of the boost converter. If the output capacitor is below the range, the boost regulator may potentially become unstable.

8.2.2.6 Loop Consideration

The COMP pin on the TPS61196-Q1 is used for external compensation, allowing the loop response to be optimized for each application. The COMP pin is the output of the internal trans-conductance amplifier. The external resistor R8, along with ceramic capacitors C6 and C8 (see in Simplified Schematic), are connected to the COMP pin to provide poles and zero. The poles and zero, along with the inherent pole and zero in a peak current mode control boost converter, determine the closed loop frequency response. This is important to converter stability and transient response.

The first step is to calculate the pole and the right half plane zero of the peak current mode boost converter by Equation 11 and Equation 12.

Equation 11. TPS61196-Q1 EQ12_lvsbg1.gif
Equation 12. TPS61196-Q1 EQ13_lvsbg1.gif

To make the loop stable, the loop must have sufficient phase margin at the crossover frequency where the loop gain is 1. To avoid the effect of the right half plane zero on the loop stability, choose the crossover frequency less than 1/5 of the ƒZRHP. Then calculate the compensation components by Equation 13 and Equation 14.

Equation 13. TPS61196-Q1 EQ14_lvsbg1.gif

where

  • VOVPTH = 3.02 V which is the internal reference for the output overvoltage-protection setting voltage.
  • GmEA is the trans-conductance of the error amplifier. Its typical value is 120 μS.
  • ƒCO is the crossover frequency, which normally is less than 1/5 of the ƒZRHP
Equation 14. TPS61196-Q1 EQ15_lvsbg1.gif

where

  • ƒP is the pole’s frequency of the power stage calculated by Equation 11

If the output cap is the electrolytic capacitor, which may have large ESR, a capacitor is required to cancel the zero of the output capacitor. Equation 15 calculates the value of this capacitor.

Equation 15. TPS61196-Q1 EQ16_lvsbg1.gif

8.2.3 Application Curves

TPS61196-Q1 D001_SNVSA79.gif
Figure 23. Efficiency vs Input Voltage (8 LEDs)
TPS61196-Q1 G002_SLVSBG1.gif
Figure 25. Efficiency (16 LEDs)
TPS61196-Q1 D002_SNVSA79.gif
Figure 24. Efficiency vs Input Voltage (12 LEDs)
TPS61196-Q1 G055_SLVSBG1.png
Figure 26. DC Load Efficiency