SLVSEI1C June 2019 – October 2020 TPS62864 , TPS62866
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The sequence requires a start condition, a valid I2C slave address, a register address byte, and a data byte for a single update. After the receipt of each byte, the device acknowledges by pulling the SDA line low during the high period of a single clock pulse. A valid I2C address selects the device. The device performs an update on the falling edge of the acknowledge signal that follows the LSB byte.
Figure 8-6 “Write” Data Transfer Format in Standard-, Fast, and Fast-Plus Modes
Figure 8-7 “Read” Data Transfer Format in Standard-, Fast, and Fast-Plus Modes
Figure 8-8 Data Transfer Format in HS-Mode