SLLSER8F
June 2017 – January 2019
UCC5310
,
UCC5320
,
UCC5350
,
UCC5390
PRODUCTION DATA.
1
Features
2
Applications
3
Description
3.1
Functional Block Diagram (S, E, and M Versions)
4
Revision History
5
Device Comparison Table
6
Pin Configuration and Function
Pin Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Power Ratings
7.6
Insulation Specifications for D Package
7.7
Insulation Specifications for DWV Package
7.8
Safety-Related Certifications For D Package
7.9
Safety-Related Certifications For DWV Package
7.10
Safety Limiting Values
7.11
Electrical Characteristics
7.12
Switching Characteristics
7.13
Insulation Characteristics Curves
7.14
Typical Characteristics
8
Parameter Measurement Information
8.1
Propagation Delay, Inverting, and Noninverting Configuration
8.1.1
CMTI Testing
9
Detailed Description
9.1
Overview
9.2
Functional Block Diagram
9.3
Feature Description
9.3.1
Power Supply
9.3.2
Input Stage
9.3.3
Output Stage
9.3.4
Protection Features
9.3.4.1
Undervoltage Lockout (UVLO)
9.3.4.2
Active Pulldown
9.3.4.3
Short-Circuit Clamping
9.3.4.4
Active Miller Clamp (UCC53x0M)
9.4
Device Functional Modes
9.4.1
ESD Structure
10
Application and Implementation
10.1
Application Information
10.2
Typical Application
10.2.1
Design Requirements
10.2.2
Detailed Design Procedure
10.2.2.1
Designing IN+ and IN– Input Filter
10.2.2.2
Gate-Driver Output Resistor
10.2.2.3
Estimate Gate-Driver Power Loss
10.2.2.4
Estimating Junction Temperature
10.2.3
Selecting VCC1 and VCC2 Capacitors
10.2.3.1
Selecting a VCC1 Capacitor
10.2.3.2
Selecting a VCC2 Capacitor
10.2.3.3
Application Circuits With Output Stage Negative Bias
10.2.4
Application Curve
11
Power Supply Recommendations
12
Layout
12.1
Layout Guidelines
12.2
Layout Example
12.3
PCB Material
13
Device and Documentation Support
13.1
Documentation Support
13.1.1
Related Documentation
13.2
Certifications
13.3
Related Links
13.4
Receiving Notification of Documentation Updates
13.5
Community Resources
13.6
Trademarks
13.7
Electrostatic Discharge Caution
13.8
Glossary
14
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
D|8
MSOI002K
DWV|8
MPDS382B
Thermal pad, mechanical data (Package|Pins)
Orderable Information
sllser8f_oa
sllser8f_pm
1
Features
Feature Options
Split Outputs (UCC53x0S)
UVLO Referenced to GND2 (UCC53x0E)
Miller Clamp Option (UCC53x0M)
8-pin D (4-mm Creepage) and
DWV (8.5mm Creepage) Package
60-ns (Typical) Propagation Delay
100-kV/μs Minimum CMTI
Isolation Barrier Life > 40 Years
3-V to 15-V Input Supply Voltage
Up to 33-V Driver Supply Voltage
8-V and 12-V UVLO Options
Negative 5-V Handling Capability on Input Pins
Safety-Related Certifications:
7000-V
PK
Isolation DWV (Planned) and 4242-V
PK
Isolation D per DIN V VDE V 0884-11:2017-01 and DIN EN 61010-1
5000-V
RMS
DWV and 3000-V
RMS
D
Isolation Rating for 1 minute
per UL 1577
CQC Certification per GB4943.1-2011
D and DWV (Planned)
CMOS Inputs
Operating Temperature: –40°C to +125°C