JAJSF34B November   2017  – May 2022 DLPC120-Q1

PRODUCTION DATA  

  1. 特長
  2. アプリケーション
  3. 概要
  4. Revision History
  5. Pin Configuration and Functions
    1. 5.1 LED Driver Interface
    2. 5.2 DMD Temperature Interface
    3.     General Purpose I/O
    4. 5.3 Main Video and Data Control Interface
    5. 5.4 DMD Interface
    6. 5.5 Memory Interface
    7.     Board Level Test and Debug
    8.     Manufacturing Test Support
    9.     Test Point Interface
    10.     Power and Ground
  6. Specifications
    1. 6.1  Absolute Maximum Ratings
    2. 6.2  ESD Ratings
    3. 6.3  Recommended Operating Conditions
    4. 6.4  Thermal Information
    5. 6.5  Electrical Characteristics
    6. 6.6  Electrical Characteristics for I/O
    7. 6.7  Power Supply and Reset Timing Requirements
    8. 6.8  Reference Clock PLL Timing Requirements
    9. 6.9  Parallel Interface General Timing Requirements
    10. 6.10 Parallel Interface Frame Timing Requirements
    11. 6.11 Flash Memory Interface Timing Requirements
    12. 6.12 DMD Interface Timing Requirements
    13. 6.13 JTAG Interface Timing Requirements
    14. 6.14 I2C Interface Timing Requirements
  7. Parameter Measurement Information
    1. 7.1 Parallel Interface Input Source Timing
    2. 7.2 Design for Test Functions
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Serial Flash Interface
      2. 8.3.2 Serial Flash Programming
      3. 8.3.3 DDR2 Memory Interface
      4. 8.3.4 JTAG and DMD Interface Test
      5. 8.3.5 Temperature Monitor Function
      6. 8.3.6 Host Command Interface
    4. 8.4 Device Functional Modes
      1. 8.4.1 External Video Mode
      2. 8.4.2 Splash Screen Mode
      3. 8.4.3 Test Pattern Mode
  9. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Design Requirements
  10. 10Power Supply Recommendations
    1. 10.1 Power Supply Filtering
  11. 11Layout
    1. 11.1 Layout Guidelines
      1. 11.1.1 PCB layout guidelines for internal ASIC PLL power
      2. 11.1.2 DLPC120-Q1 Reference Clock
        1. 11.1.2.1 Recommended Crystal Oscillator Configuration
      3. 11.1.3 General PCB Recommendations
      4. 11.1.4 PCB Routing Guidelines
      5. 11.1.5 Number of Layer Changes
      6. 11.1.6 Terminations
      7. 11.1.7 General Handling Guidelines for Unused CMOS-Type Pins
  12. 12Device and Documentation Support
    1. 12.1 Third-Party Products Disclaimer
    2. 12.2 Device Support
      1. 12.2.1 Device Nomenclature
        1. 12.2.1.1 Device Markings
    3. 12.3 Documentation Support
      1. 12.3.1 Related Documentation
    4. 12.4 Receiving Notification of Documentation Updates
    5. 12.5 サポート・リソース
    6. 12.6 Trademarks
    7. 12.7 Electrostatic Discharge Caution
    8. 12.8 Glossary
  13. 13Mechanical, Packaging, and Orderable Information

パッケージ・オプション

デバイスごとのパッケージ図は、PDF版データシートをご参照ください。

メカニカル・データ(パッケージ|ピン)
  • ZXS|216
サーマルパッド・メカニカル・データ
発注情報

Power and Ground

PINI/O
NAMENO.DESCRIPTION
VCCIO_1B2, D4, G4, K4, M3, N5, P3, R7PWR1.8 V (DDR2 MEM).
VCCIO_2BA2, D10, D12, D6, D8PWR1.8 V (DMD I/F).
VCCIO_3B15, E12, L14, N10, P13PWR3.3 V (MISC IO).
MEM_VREF0H4

Voltage Referenced Input

(50% of DDR Memory Voltage).
MEM_VREF1N6

Voltage Referenced Input

(50% of DDR Memory Voltage).
VCCAG12PWRPLL Power Input.
VSSAF12PLL R-C Return Path (NOT a GND).
VDDG8, G9, H7, H10, J7, J10, K8, K9PWR1.2-V core logic power supply.
VDDQJ12GND

EFUSE Programming voltage (Used in Manufacturing Test only.)

Should be tied to GND.
GNDA1, A16, B3, C6, C9, C12, E3, G7, G10, H3, H8, H9, J8, J9, K7, K10, K12, L4, N3, N7, N14, P4, P6, P9, R2, T1, T7, T16GNDCommon Ground (I/O Ground).
Table 5-2 I/O Type Subscript Definition
I/OSUPPLY REFERENCE
SUBSCRIPTDESCRIPTION
11.8 VVDD
23.3 VVCCIO_3
48 mAVDD
56, 10, or 12 mAVCCIO_2
68 mAVCCA
SSSTL_18VCCIO_1
88 mAVCCIO_3
SDSSTL_18 DifferentialVCCIO_1
TYPE
IInputN/A
OOutput
BBidirectional
PWRPower
GNDGround return
Table 5-3 Internal Pullup and Pulldown Characteristics
INTERNAL PULL-UP AND PULL-DOWN
RESISTOR CHARACTERISTICS
VCCIOMINTYPMAXUNIT
Weak pull-up resistance3.3 V273961
Weak pull-down resistance3.3 V324679
1.8 V5291180