JAJSID0B
December 2019 – March 2020
DP83826E
,
DP83826I
PRODUCTION DATA.
1
特長
2
アプリケーション
3
概要
Device Images
アプリケーション概略図
4
改訂履歴
5
概要 (続き)
6
Mode Comparison Tables
7
Pin Configuration and Functions (ENHANCED Mode)
Pin Functions (ENHANCED Mode)
8
Pin Configuration and Functions (BASIC Mode)
Pin Functions (BASIC Mode)
9
Specifications
9.1
Absolute Maximum Ratings
9.2
ESD Ratings
9.3
Recommended Operating Conditions
9.4
Thermal Information
9.5
Electrical Characteristics
9.6
Timing Requirements
9.7
Timing Diagrams
9.8
Typical Characteristics
10
Detailed Description
10.1
Overview
10.2
Functional Block Diagram
10.3
Feature Description
10.3.1
Auto-Negotiation (Speed/Duplex Selection)
10.3.2
Auto-MDIX Resolution
10.3.3
Wake-on-LAN Packet Detection
10.3.3.1
Magic Packet Structure
10.3.3.2
Magic Packet Example
10.3.3.3
Wake-on-LAN Configuration and Status
10.3.4
Low Power Modes
10.3.4.1
Active Sleep
10.3.4.2
IEEE Power-Down
10.3.4.3
Deep Power Down State
10.3.5
RMII Repeater Mode
10.3.6
Clock Output
10.3.7
Media Independent Interface (MII)
10.3.8
Reduced Media Independent Interface (RMII)
10.3.9
Serial Management Interface
10.3.9.1
Extended Register Space Access
10.3.9.2
Write Address Operation
10.3.9.3
Read Address Operation
10.3.9.4
Write (No Post Increment) Operation
10.3.9.5
Read (No Post Increment) Operation
10.3.9.6
Example Write Operation (No Post Increment)
10.3.10
100BASE-TX
10.3.10.1
100BASE-TX Transmitter
10.3.10.1.1
Code-Group Encoding and Injection
10.3.10.1.2
Scrambler
10.3.10.1.3
NRZ to NRZI Encoder
10.3.10.1.4
Binary to MLT-3 Converter
10.3.10.2
100BASE-TX Receiver
10.3.11
10BASE-Te
10.3.11.1
Squelch
10.3.11.2
Normal Link Pulse Detection and Generation
10.3.11.3
Jabber
10.3.11.4
Active Link Polarity Detection and Correction
10.3.12
Loopback Modes
10.3.12.1
Near-end Loopback
10.3.12.2
MII Loopback
10.3.12.3
PCS Loopback
10.3.12.4
Digital Loopback
10.3.12.5
Analog Loopback
10.3.12.6
Far-End (Reverse) Loopback
10.3.13
BIST Configurations
10.3.14
Cable Diagnostics
10.3.14.1
Time Domain Reflectometry (TDR)
10.3.14.2
Fast Link-Drop Functionality
10.3.15
LED and GPIO Configuration
10.4
Programming
10.4.1
Hardware Bootstraps Configuration
10.4.1.1
DP83826 Bootstrap Configurations (ENHANCED Mode)
10.4.1.1.1
Bootstraps for PHY Address
10.4.1.2
DP83826 Strap Configuration (BASIC Mode)
10.4.1.2.1
Bootstraps for PHY Address
10.5
Register Maps
10.5.1
BMCR Register (Address = 0x0) [reset = 0x3100]
Table 23.
BMCR Register Field Descriptions
10.5.2
BMSR Register (Address = 0x1) [reset = 0x7849]
Table 24.
BMSR Register Field Descriptions
10.5.3
PHYIDR1 Register (Address = 0x2) [reset = 0x2000]
Table 25.
PHYIDR1 Register Field Descriptions
10.5.4
PHYIDR2 Register (Address = 0x3) [reset = 0xA130]
Table 26.
PHYIDR2 Register Field Descriptions
10.5.5
ANAR Register (Address = 0x4) [reset = 0x1E1]
Table 27.
ANAR Register Field Descriptions
10.5.6
ALNPAR Register (Address = 0x5) [reset = 0x0]
Table 28.
ALNPAR Register Field Descriptions
10.5.7
ANER Register (Address = 0x6) [reset = 0x4]
Table 29.
ANER Register Field Descriptions
10.5.8
ANNPTR Register (Address = 0x7) [reset = 0x2001]
Table 30.
ANNPTR Register Field Descriptions
10.5.9
ANLNPTR Register (Address = 0x8) [reset = 0x0]
Table 31.
ANLNPTR Register Field Descriptions
10.5.10
CR1 Register (Address = 0x9) [reset = 0x0]
Table 32.
CR1 Register Field Descriptions
10.5.11
CR2 Register (Address = 0xA) [reset = 0x0]
Table 33.
CR2 Register Field Descriptions
10.5.12
CR3 Register (Address = 0xB) [reset = 0x0]
Table 34.
CR3 Register Field Descriptions
10.5.13
REGCR Register (Address = 0xD) [reset = 0x0]
Table 35.
REGCR Register Field Descriptions
10.5.14
ADDAR Register (Address = 0xE) [reset = 0x0]
Table 36.
ADDAR Register Field Descriptions
10.5.15
FLDS Register (Address = 0xF) [reset = 0x0]
Table 37.
FLDS Register Field Descriptions
10.5.16
PHYSTS Register (Address = 0x10) [reset = 0x6]
Table 38.
PHYSTS Register Field Descriptions
10.5.17
PHYSCR Register (Address = 0x11) [reset = 0x108]
Table 39.
PHYSCR Register Field Descriptions
10.5.18
MISR1 Register (Address = 0x12) [reset = 0x0]
Table 40.
MISR1 Register Field Descriptions
10.5.19
MISR2 Register (Address = 0x13) [reset = 0x0]
Table 41.
MISR2 Register Field Descriptions
10.5.20
FCSCR Register (Address = 0x14) [reset = 0x0]
Table 42.
FCSCR Register Field Descriptions
10.5.21
RECR Register (Address = 0x15) [reset = 0x0]
Table 43.
RECR Register Field Descriptions
10.5.22
BISCR Register (Address = 0x16) [reset = 0x100]
Table 44.
BISCR Register Field Descriptions
10.5.23
RCSR Register (Address = 0x17) [reset = 0x1]
Table 45.
RCSR Register Field Descriptions
10.5.24
LEDCR Register (Address = 0x18) [reset = 0x480]
Table 46.
LEDCR Register Field Descriptions
10.5.25
PHYCR Register (Address = 0x19) [reset = 0x8000]
Table 47.
PHYCR Register Field Descriptions
10.5.26
10BTSCR Register (Address = 0x1A) [reset = 0x0]
Table 48.
10BTSCR Register Field Descriptions
10.5.27
BICSR1 Register (Address = 0x1B) [reset = 0x7D]
Table 49.
BICSR1 Register Field Descriptions
10.5.28
BICSR2 Register (Address = 0x1C) [reset = 0x5EE]
Table 50.
BICSR2 Register Field Descriptions
10.5.29
CDCR Register (Address = 0x1E) [reset = 0x0]
Table 51.
CDCR Register Field Descriptions
10.5.30
PHYRCR Register (Address = 0x1F) [reset = 0x0]
Table 52.
PHYRCR Register Field Descriptions
10.5.31
MLEDCR Register (Address = 0x25) [reset = 0x41]
Table 53.
MLEDCR Register Field Descriptions
10.5.32
COMPT Register (Address = 0x27) [reset = 0x0]
Table 54.
COMPT Register Field Descriptions
10.5.33
10M_CFG Register (Address = 0x2A) [reset = 0x4000]
Table 55.
10M_CFG Register Field Descriptions
10.5.34
FLD_CFG1 Register (Address = 0x117) [reset = 0x0]
Table 56.
FLD_CFG1 Register Field Descriptions
10.5.35
FLD_CFG2 Register (Address = 0x131) [reset = 0x0]
Table 57.
FLD_CFG2 Register Field Descriptions
10.5.36
CDSCR Register (Address = 0x170) [reset = 0x410]
Table 58.
CDSCR Register Field Descriptions
10.5.37
CDSCR2 Register (Address = 0x171) [reset = 0x0]
Table 59.
CDSCR2 Register Field Descriptions
10.5.38
TDR_172 Register (Address = 0x172) [reset = 0x0]
Table 60.
TDR_172 Register Field Descriptions
10.5.39
CDSCR3 Register (Address = 0x173) [reset = 0xD04]
Table 61.
CDSCR3 Register Field Descriptions
10.5.40
TDR_174 Register (Address = 0x174) [reset = 0x0]
Table 62.
TDR_174 Register Field Descriptions
10.5.41
TDR_175 Register (Address = 0x175) [reset = 0x1004]
Table 63.
TDR_175 Register Field Descriptions
10.5.42
TDR_176 Register (Address = 0x176) [reset = 0x5]
Table 64.
TDR_176 Register Field Descriptions
10.5.43
CDSCR4 Register (Address = 0x177) [reset = 0x1E00]
Table 65.
CDSCR4 Register Field Descriptions
10.5.44
TDR_178 Register (Address = 0x178) [reset = 0x2]
Table 66.
TDR_178 Register Field Descriptions
10.5.45
CDLRR1 Register (Address = 0x180) [reset = 0x0]
Table 67.
CDLRR1 Register Field Descriptions
10.5.46
CDLRR2 Register (Address = 0x181) [reset = 0x0]
Table 68.
CDLRR2 Register Field Descriptions
10.5.47
CDLRR3 Register (Address = 0x182) [reset = 0x0]
Table 69.
CDLRR3 Register Field Descriptions
10.5.48
CDLRR4 Register (Address = 0x183) [reset = 0x0]
Table 70.
CDLRR4 Register Field Descriptions
10.5.49
CDLRR5 Register (Address = 0x184) [reset = 0x0]
Table 71.
CDLRR5 Register Field Descriptions
10.5.50
CDLAR1 Register (Address = 0x185) [reset = 0x0]
Table 72.
CDLAR1 Register Field Descriptions
10.5.51
CDLAR2 Register (Address = 0x186) [reset = 0x0]
Table 73.
CDLAR2 Register Field Descriptions
10.5.52
CDLAR3 Register (Address = 0x187) [reset = 0x0]
Table 74.
CDLAR3 Register Field Descriptions
10.5.53
CDLAR4 Register (Address = 0x188) [reset = 0x0]
Table 75.
CDLAR4 Register Field Descriptions
10.5.54
CDLAR5 Register (Address = 0x189) [reset = 0x0]
Table 76.
CDLAR5 Register Field Descriptions
10.5.55
CDLAR6 Register (Address = 0x18A) [reset = 0x0]
Table 77.
CDLAR6 Register Field Descriptions
10.5.56
IO_CFG1 Register (Address = 0x302) [reset = 0x0]
Table 78.
IO_CFG1 Register Field Descriptions
10.5.57
LED0_GPIO_CFG Register (Address = 0x303) [reset = 0x8]
Table 79.
LED0_GPIO_CFG Register Field Descriptions
10.5.58
LED1_GPIO_CFG Register (Address = 0x304) [reset = 0xD]
Table 80.
LED1_GPIO_CFG Register Field Descriptions
10.5.59
LED2_GPIO_CFG Register (Address = 0x305) [reset = 0x0]
Table 81.
LED2_GPIO_CFG Register Field Descriptions
10.5.60
LED3_GPIO_CFG Register (Address = 0x306) [reset = 0x0]
Table 82.
LED3_GPIO_CFG Register Field Descriptions
10.5.61
CLK_OUT_LED_STATUS Register (Address = 0x308) [reset = 0x0]
Table 83.
CLK_OUT_LED_STATUS Register Field Descriptions
10.5.62
VOD_CFG1 Register (Address = 0x30B) [reset = 0xC00]
Table 84.
VOD_CFG1 Register Field Descriptions
10.5.63
VOD_CFG2 Register (Address = 0x30C) [reset = 0x410]
Table 85.
VOD_CFG2 Register Field Descriptions
10.5.64
VOD_CFG3 Register (Address = 0x30E) [reset = 0x0]
Table 86.
VOD_CFG3 Register Field Descriptions
10.5.65
ANA_LD_PROG_SL Register (Address = 0x404) [reset = 0x0]
Table 87.
ANA_LD_PROG_SL Register Field Descriptions
10.5.66
ANA_RX10BT_CTRL Register (Address = 0x40D) [reset = 0x0]
Table 88.
ANA_RX10BT_CTRL Register Field Descriptions
10.5.67
GENCFG Register (Address = 0x456) [reset = 0x8]
Table 89.
GENCFG Register Field Descriptions
10.5.68
PIN_CFG1 Register (Address = 0x459) [reset = 0x0]
Table 90.
PIN_CFG1 Register Field Descriptions
10.5.69
PIN_CFG2 Register (Address = 0x45A) [reset = 0x0]
Table 91.
PIN_CFG2 Register Field Descriptions
10.5.70
LEDCFG Register (Address = 0x460) [reset = 0x650]
Table 92.
LEDCFG Register Field Descriptions
10.5.71
IOCTRL Register (Address = 0x461) [reset = 0x0]
Table 93.
IOCTRL Register Field Descriptions
10.5.72
SOR1 Register (Address = 0x467) [reset = 0x0]
Table 94.
SOR1 Register Field Descriptions
10.5.73
SOR2 Register (Address = 0x468) [reset = 0x87]
Table 95.
SOR2 Register Field Descriptions
10.5.74
LEDCFG2 Register (Address = 0x469) [reset = 0x40]
Table 96.
LEDCFG2 Register Field Descriptions
10.5.75
RXFCFG1 Register (Address = 0x4A0) [reset = 0x1081]
Table 97.
RXFCFG1 Register Field Descriptions
10.5.76
RXFS Register (Address = 0x4A1) [reset = 0x1000]
Table 98.
RXFS Register Field Descriptions
10.5.77
RXFPMD1 Register (Address = 0x4A2) [reset = 0x0]
Table 99.
RXFPMD1 Register Field Descriptions
10.5.78
RXFPMD2 Register (Address = 0x4A3) [reset = 0x0]
Table 100.
RXFPMD2 Register Field Descriptions
10.5.79
RXFPMD3 Register (Address = 0x4A4) [reset = 0x0]
Table 101.
RXFPMD3 Register Field Descriptions
10.5.80
RXFSOP1 Register (Address = 0x4A5) [reset = 0x0]
Table 102.
RXFSOP1 Register Field Descriptions
10.5.81
RXFSOP2 Register (Address = 0x4A6) [reset = 0x0]
Table 103.
RXFSOP2 Register Field Descriptions
10.5.82
RXFSOP3 Register (Address = 0x4A7) [reset = 0x0]
Table 104.
RXFSOP3 Register Field Descriptions
11
Application and Implementation
11.1
Application Information
11.2
Typical Applications
11.2.1
Twisted-Pair Interface (TPI) Network Circuit
11.2.2
Design Requirements
11.2.2.1
Clock Requirements
11.2.2.1.1
Oscillator
11.2.2.1.2
Crystal
11.2.3
Detailed Design Procedure
11.2.3.1
MII Layout Guidelines
11.2.3.2
RMII Layout Guidelines
11.2.3.3
MDI Layout Guidelines
11.2.4
Application Curves
12
Power Supply Recommendations
13
Layout
13.1
Layout Guidelines
13.1.1
Signal Traces
13.1.2
Return Path
13.1.3
Transformer Layout
13.1.3.1
Transformer Recommendations
13.1.4
Metal Pour
13.1.5
PCB Layer Stacking
13.2
Layout Example
14
デバイスおよびドキュメントのサポート
14.1
関連資料
14.2
ドキュメントの更新通知を受け取る方法
14.3
サポート・リソース
14.4
商標
14.5
静電気放電に関する注意事項
14.6
Glossary
15
メカニカル、パッケージ、および注文情報
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
RHB|32
MPQF130D
サーマルパッド・メカニカル・データ
RHB|32
QFND257K
発注情報
jajsid0b_oa
jajsid0b_pm
1
特長
小さく決定論的なレイテンシ
TX レイテンシ:40ns、RX レイテンシ:170ns
電源サイクル間の決定論的レイテンシ < ±2ns
XI と TX_CLK の位相差が一定 < ±2ns
堅牢で小型のシステム・ソリューション
EMC を強化するための回路を内蔵
IEC 61000-4-2 ESD:接触 ±8kV、気中 ±15kV
IEC 61000-4-4 EFT:±4kV @ 5kHz、100kHz
CISPR 22 伝導エミッション Class B
CISPR 22 放射エミッション Class B
高速リンク・ドロップ < 10µs
ケーブル伝送距離:150m 超
電圧モード・ライン・ドライバ
MAC インターフェイスの終端を内蔵
電圧許容範囲:±10%
1 つのデバイスで 2 つのピン・モードを選択可能
追加機能を持つ ENHANCED モード
一般的なイーサネット・ピン配置用の BASIC モード
低消費電力 < 160mW
MAC インターフェイス:MII、RMII
プログラム可能な省エネルギー・モード
アクティブ・スリープ
ディープ・パワー・ダウン
Wake-on-LAN (WoL)
診断ツール:ケーブル診断、内蔵自己テスト (BIST)、ループバック・モード
3.3V の単一電源
I/O 電圧:1.8V または 3.3V
RMII バック・ツー・バック・リピーター・モード
DP83826E の動作温度範囲:–40℃~105℃
DP83826I の動作温度範囲:–40℃~85℃
IEEE 802.3 準拠:10BASE-Te、100BASE-TX