JAJSF58O MARCH   2001  – April 2018 SN65HVD230 , SN65HVD231 , SN65HVD232

PRODUCTION DATA.  

  1. 特長
  2. アプリケーション
  3. 概要
    1.     Device Images
      1.      等価な入力および出力回路図
  4. 改訂履歴
  5. 概要(続き)
  6. Device Comparison Table
  7. Pin Configuration and Functions
    1.     Pin Functions
  8. Specifications
    1. 8.1  Absolute Maximum Ratings
    2. 8.2  ESD Ratings
    3. 8.3  Recommended Operating Conditions
    4. 8.4  Thermal Information
    5. 8.5  Electrical Characteristics: Driver
    6. 8.6  Electrical Characteristics: Receiver
    7. 8.7  Switching Characteristics: Driver
    8. 8.8  Switching Characteristics: Receiver
    9. 8.9  Switching Characteristics: Device
    10. 8.10 Device Control-Pin Characteristics
    11. 8.11 Typical Characteristics
  9. Parameter Measurement Information
  10. 10Detailed Description
    1. 10.1 Overview
    2. 10.2 Functional Block Diagram
    3. 10.3 Feature Description
      1. 10.3.1 Vref Voltage Reference
      2. 10.3.2 Thermal Shutdown
    4. 10.4 Device Functional Modes
      1. 10.4.1 High-Speed Mode
      2. 10.4.2 Slope Control Mode
      3. 10.4.3 Standby Mode (Listen Only Mode) of the HVD230
      4. 10.4.4 The Babbling Idiot Protection of the HVD230
      5. 10.4.5 Sleep Mode of the HVD231
      6. 10.4.6 Summary of Device Operating Modes
  11. 11Application and Implementation
    1. 11.1 Application Information
      1. 11.1.1 CAN Bus States
    2. 11.2 Typical Application
      1. 11.2.1 Design Requirements
        1. 11.2.1.1 CAN Termination
        2. 11.2.1.2 Loop Propagation Delay
        3. 11.2.1.3 Bus Loading, Length and Number of Nodes
      2. 11.2.2 Detailed Design Procedure
        1. 11.2.2.1 Transient Protection
        2. 11.2.2.2 Transient Voltage Suppressors
      3. 11.2.3 Application Curve
    3. 11.3 System Example
      1. 11.3.1 ISO 11898 Compliance of SN65HVD23x Family of 3.3 V CAN Transceivers
        1. 11.3.1.1 Introduction
        2. 11.3.1.2 Differential Signal
          1. 11.3.1.2.1 Common Mode Signal
        3. 11.3.1.3 Interoperability of 3.3-V CAN in 5-V CAN Systems
  12. 12Power Supply Recommendations
  13. 13Layout
    1. 13.1 Layout Guidelines
    2. 13.2 Layout Example
  14. 14デバイスおよびドキュメントのサポート
    1. 14.1 関連リンク
    2. 14.2 ドキュメントの更新通知を受け取る方法
    3. 14.3 コミュニティ・リソース
    4. 14.4 商標
    5. 14.5 静電気放電に関する注意事項
    6. 14.6 Glossary
  15. 15メカニカル、パッケージ、および注文情報

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Parameter Measurement Information

SN65HVD230 SN65HVD231 SN65HVD232 pmidvcd_los346.gifFigure 18. Driver Voltage and Current Definitions
SN65HVD230 SN65HVD231 SN65HVD232 pmidv_los346.gifFigure 19. Driver VOD
SN65HVD230 SN65HVD231 SN65HVD232 pmidovd_los346.gifFigure 20. Driver Output Voltage Definitions
SN65HVD230 SN65HVD231 SN65HVD232 pmidtcvw_los346.gif
The input pulse is supplied by a generator having the following characteristics: PRR ≤ 500 kHz, 50% duty cycle, tr ≤ 6 ns, tf ≤ 6 ns, Zo = 50 Ω.
CL includes probe and jig capacitance.
Figure 21. Driver Test Circuit and Voltage Waveforms
SN65HVD230 SN65HVD231 SN65HVD232 pmirvcd_los346.gifFigure 22. Receiver Voltage and Current Definitions
SN65HVD230 SN65HVD231 SN65HVD232 pmirtcvw_los346.gif
The input pulse is supplied by a generator having the following characteristics: PRR ≤ 500 kHz, 50% duty cycle, tr ≤ 6 ns, tf ≤ 6 ns, Zo = 50 Ω.
CL includes probe and jig capacitance.
Figure 23. Receiver Test Circuit and Voltage Waveforms
SN65HVD230 SN65HVD231 SN65HVD232 pmiop_los346.gifFigure 24. Overvoltage Protection

Table 1. Receiver Characteristics Over Common Mode With V(Rs) = 1.2 V

VIC VID VCANH VCANL R OUTPUT
-2 V 900 mV -1.55 V -2.45 V L VOL
7 V 900 mV 8.45 V 6.55 V L
1 V 6 V 4 V -2 V L
4 V 6 V 7 V 1 V L
-2 V 500 mV -1.75 V -2.25 V H VOH
7 V 500 mV 7.25 V 6.75 V H
1 V -6 V -2 V 4 V H
4 V -6 V 1 V 7 V H
X X Open Open H
SN65HVD230 SN65HVD231 SN65HVD232 pmitcvw_los346.gifFigure 25. t(WAKE) Test Circuit and Voltage Waveforms
SN65HVD230 SN65HVD231 SN65HVD232 pmitcvw2_los346.gif
All VI input pulses are supplied by a generator having the following characteristics: tr or tf ≤ 6 ns, Pulse Repetition Rate (PRR) = 125 kHz, 50% duty cycle.
Figure 26. t(LOOP) Test Circuit and Voltage Waveforms
SN65HVD230 SN65HVD231 SN65HVD232 sch_los346.gifFigure 27. Equivalent Input and Output Schematic Diagrams