SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
Based on a given analog input voltage, the expected digital conversion is given in Table 20-2 and Table 20-3. Fractional values are truncated.
| Analog Input | Digital Result | |
|---|---|---|
| Single-Ended | when ADCINy ≤ VREFLO | ADCRESULTx = 0 |
| when VREFLO < ADCINy < VREFHI | ||
| when ADCINy ≥ VREFHI | ADCRESULTx = 4095 | |
| Differential | when ADCINyP - ADCINyN ≤ -(VREFHI-VREFLO) | ADCRESULTx = 0 |
| when -(VREFHI-VREFLO) < ADCINyP - ADCINyN ≤ (VREFHI-VREFLO) | ||
| when ADCINyP - ADCINyN ≥ (VREFHI-VREFLO) | ADCRESULTx = 4095 |
| Analog Input | Digital Result | |
|---|---|---|
| Single-Ended | when ADCINy ≤ VREFLO | ADCRESULTx=0 |
| when VREFLO < ADCINy < VREFHI | ||
| when ADCINy ≥VREFHI | ADCRESULTx=65535 | |
| Differential | when ADCINyP - ADCINyN ≤ -(VREFHI-VREFLO) | ADCRESULTx = 0 |
| when -(VREFHI-VREFLO) < ADCINyP - ADCINyN ≤ (VREFHI-VREFLO) | ||
| when ADCINyP - ADCINyN ≥ (VREFHI-VREFLO) | ADCRESULTx = 65535 |