DLPS013H April 2010 – December 2024 DLP5500
PRODUCTION DATA
| MIN | NOM | MAX | UNIT | ||
|---|---|---|---|---|---|
| LVDS TIMING PARAMETERS (See Figure 6-9) | |||||
| tc | Clock Cycle DLCK_A or DCLKC_B | 5 | ns | ||
| tw | Pulse Width DCLK_A or DCLK_B | 2.5 | ns | ||
| ts | Setup Time, D_A[0:15] before DCLK_A | .35 | ns | ||
| ts | Setup Time, D_B[0:15] before DCLK_B | .35 | ns | ||
| th | Hold Time, D_A[0:15] after DCLK_A | .35 | ns | ||
| th | Hold Time, D_B[0:15] after DCLK_B | .35 | ns | ||
| tskew | Channel B relative to Channel A | –1.25 | 1.25 | ns | |
| LVDS WAVEFORM REQUIREMENTS (See Figure 6-6) | |||||
| |VID| | Input Differential Voltage (absolute difference) | 100 | 400 | 600 | mV |
| VCM | Common Mode Voltage | 1200 | mV | ||
| VLVDS | LVDS Voltage | 0 | 2000 | mV | |
| tr | Rise Time (20% to 80%) | 100 | 400 | ps | |
| tr | Fall Time (80% to 20%) | 100 | 400 | ps | |
| SERIAL CONTROL BUS TIMING PARAMETERS (See Figure 6-3 and Figure 6-4) | |||||
| fSCP_CLK | SCP Clock Frequency | 50 | 500 | kHz | |
| tSCP_SKEW | Time between valid SCP_DI and rising edge of SCP_CLK | –300 | 300 | ns | |
| tSCP_DELAY | Time between valid SCP_DO and rising edge of SCP_CLK | 2600 | ns | ||
| tSCP_EN | Time between falling edge of SCP_EN and the first rising edge of SCP_CLK | 30 | ns | ||
| tr_SCP | Rise time for SCP signals | 200 | ns | ||
| tfP | Fall time for SCP signals | 200 | ns | ||
Figure 6-3 Serial Communications Bus Timing Parameters
Figure 6-4 Serial Communications Bus Waveform Requirements



Figure 6-9 LVDS Timing Waveforms