DLPS033E November 2014 – May 2025 DLP9500UV
PRODUCTION DATA
When designing a PCB board for the DLP9500UV controlled by the DLPC410 in conjunction with the DLPA200s, the following are recommended:
Signal trace corners should be no sharper than 45°. Adjacent signal layers should have the predominant traces routed orthogonal to each other. TI recommends that critical signals be hand routed in the following order: DDR2 Memory, DMD (LVDS signals), then DLPA200 signals.
TI does not recommend signal routing on power or ground planes.
TI does not recommend ground plane slots.
High-speed signal traces should not cross over slots in adjacent power and/or ground planes.
| SIGNAL | CONSTRAINTS |
|---|---|
| LVDS (DMD_DAT_xnn, DMD_DCKL_xn, and DMD_SCTRL_xn) | P-to-N data, clock, and SCTRL: <10mils (0.25mm); Pair-to-pair <10mils (0.25mm); Bundle-to-bundle <2000mils (50mm, for example DMD_DAT_Ann to DMD_DAT_Bnn) Trace width: 4mil (0.1mm) Trace spacing: In ball field – 4mil (0.11mm); PCB etch – 14mil (0.36 mm) Maximum recommended trace length <6 inches (150mm) |
| SIGNAL NAME | MINIMUM TRACE WIDTH | MINIMUM TRACE SPACING | LAYOUT REQUIREMENTS |
|---|---|---|---|
| GND | Maximize | 5mil (0.13mm) | Maximize trace width to connecting pin as a minimum |
| VCC, VCC2 | 20 mil (0.51mm) | 10 mil (0.25mm) | |
| MBRST[14:0] | 11 mil (0.28mm) | 15mil (0.38mm) |