SBOSAI6 June 2024 THS6232
PRODUCTION DATA
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
|---|---|---|---|---|---|---|---|
| AC PERFORMANCE | |||||||
| SSBW | Small-signal bandwidth | AV = 5V/V, RF = 1.5kΩ, VO = 2VPP | 75 | MHz | |||
| AV = 10V/V, RF = 1.24kΩ, VO = 2VPP | 60 | ||||||
| AV = 15V/V, RF = 1kΩ, VO = 2VPP | 55 | ||||||
| 0.1dB bandwidth flatness | 2 | MHz | |||||
| LSBW | Large-signal bandwidth | VO = 16VPP | 45 | MHz | |||
| SR | Slew rate (20% to 80%) | VO = 16V step | 1200 | V/µs | |||
| Rise and fall time (10% to 90%) | VO = 2VPP | 4 | ns | ||||
| HD2 | 2nd-order harmonic distortion | AV = 10V/V, VO = 2VPP, RL = 50Ω |
Full bias, f = 1MHz | –88 | dBc | ||
| Mid bias, f = 1MHz | –85 | ||||||
| Low bias, f = 1MHz | –84 | ||||||
| Ultra-low bias, f = 1MHz | –83 | ||||||
| Full bias, f = 10MHz | –53 | ||||||
| Mid bias, f = 10MHz | –51 | ||||||
| Low bias, f = 10MHz | –50 | ||||||
| Ultra-low bias, f = 10MHz | –47 | ||||||
| HD3 | 3rd-order harmonic distortion | AV = 10V/V, VO = 2VPP, RL = 50Ω |
Full bias, f = 1MHz | –99 | dBc | ||
| Mid bias, f = 1MHz | –90 | ||||||
| Low bias, f = 1MHz | –85 | ||||||
| Ultra-low bias, f = 1MHz | –73 | ||||||
| Full bias, f = 10MHz | –59 | ||||||
| Mid bias, f = 10MHz | –51 | ||||||
| Low bias, f = 10MHz | –45 | ||||||
| Ultra-low bias, f = 10MHz | –36 | ||||||
| en | Differential input voltage noise | f ≥ 1MHz, input-referred | 5 | nV/√Hz | |||
| in+ | Noninverting input current noise | f ≥ 1MHz, each amplifier | 53 | pA/√Hz | |||
| in– | Inverting input current noise | f ≥ 1MHz, each amplifier | 235 | pA/√Hz | |||
| DC PERFORMANCE | |||||||
| ZOL | Open-loop transimpedance gain | 4 | GΩ | ||||
| Input offset voltage (each amplifier) | ±7 | mV | |||||
| Input offset voltage matching | Amplifier A to B | ±0.1 | mV | ||||
| Noninverting input bias current | ±30 | µA | |||||
| Inverting input bias current | ±90 | µA | |||||
| INPUT CHARACTERISTICS | |||||||
| Common-mode input voltage | Each input with respect to midsupply | ±2.6 | V | ||||
| CMRR | Common-mode rejection ratio | Each input | 80 | dB | |||
| Noninverting differential input impedance | 10 || 1.5 | kΩ || pF | |||||
| Inverting input resistance | 90 | Ω | |||||
| OUTPUT CHARACTERISTICS | |||||||
| VO | Output voltage swing |
RL = 100Ω, RS = 0Ω | ±10.5 | V | |||
| RL = 50Ω, RS = 0Ω | ±9.5 | ||||||
| RL = 25Ω, RS = 0Ω | ±8 | ||||||
| IO | Output current (sourcing and sinking) | RL = 25Ω, RS = 0Ω, based on VO specification | ±310 | mA | |||
| Short-circuit output current | 0.55 | A | |||||
| ZO | Closed-loop output impedance | f = 1MHz, differential | 0.015 | Ω | |||
| POWER SUPPLY | |||||||
| IS+ | Quiescent current | Full bias (BIAS-1 = 0, BIAS-2 = 0) | 25 | mA | |||
| Mid bias (BIAS-1 = 1, BIAS-2 = 0) | 19.5 | ||||||
| Low bias (BIAS-1 = 0, BIAS-2 = 1) | 15 | ||||||
| Ultra-low bias (BIAS-1 = 0, BIAS-2 = 1, IADJ = float) | 10 | ||||||
| Bias off (BIAS-1 = 1, BIAS-2 = 1) | 0.45 | ||||||
| Current through DGND pin | Full bias (BIAS-1 = 0, BIAS-2 = 0) | 0.15 | mA | ||||
| +PSRR | Positive power-supply rejection ratio | Differential | 90 | dB | |||
| –PSRR | Negative power-supply rejection ratio | Differential | 90 | dB | |||
| BIAS CONTROL | |||||||
| Bias control pin voltage | With respect to DGND, |
0 | 3.3 | Vs+ | V | ||
| Bias control pin logic threshold | Logic 1, with respect to DGND, |
2.1 | V | ||||
| Logic 0, with respect to DGND, |
0.8 | ||||||
| Bias control pin current(1) | BIAS-1, BIAS-2 = 0.5V (logic 0) | –7 | µA | ||||
| BIAS-1, BIAS-2 = 3.3V (logic 1) | 7 | nA | |||||
| Open-loop output impedance | Off bias (BIAS-1 = 1, BIAS-2 = 1) | 245 || 20 | MΩ || pF | ||||