SCPS275A July   2021  – December 2021 TCA9536

PRODUCTION DATA  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Timing Requirements
    7. 6.7 I2C Bus Timing Requirements
    8. 6.8 Switching Characteristics
    9. 6.9 Typical Characteristics
  7. Parameter Measurement Information
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 I/O Port
      2. 8.3.2 P3 or Interrupt (INT) Output
      3. 8.3.3 Pull-up Disable Functionality
    4. 8.4 Device Functional Modes
      1. 8.4.1 Power-On Reset
      2. 8.4.2 Powered-Up
    5. 8.5 Programming
      1. 8.5.1 I2C Interface
        1. 8.5.1.1 Writes
        2. 8.5.1.2 Reads
      2. 8.5.2 Software Reset Call
    6. 8.6 Register Maps
      1. 8.6.1 Device Address
      2. 8.6.2 Control Register and Command Byte
      3. 8.6.3 Register Descriptions
  9. Application Information Disclaimer
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Design Requirements
        1. 9.2.1.1 Minimizing ICC When I/Os Control LEDs
      2. 9.2.2 Detailed Design Procedure
      3. 9.2.3 Application Curves
  10. 10Power Supply Recommendations
    1. 10.1 Power-On Reset
  11. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Example
  12. 12Device and Documentation Support
    1. 12.1 Documentation Support
      1. 12.1.1 Related Documentation
    2. 12.2 Receiving Notification of Documentation Updates
    3. 12.3 Support Resources
    4. 12.4 Trademarks
    5. 12.5 Electrostatic Discharge Caution
    6. 12.6 Glossary
  13. 13Mechanical, Packaging, and Orderable Information

I2C Bus Timing Requirements

over operating free-air temperature range (unless otherwise noted)
MIN MAX UNIT
I2C Bus - Standard Mode
fscl I2C clock frequency 0 100 kHz
tsch I2C clock high time 4 µs
tscl I2C clock low time 4.7 µs
tsp I2C spike time 50 ns
tsds I2C serial-data setup time 250 ns
tsdh I2C serial-data hold time 0 ns
ticr I2C input rise time 1000 ns
ticf I2C input fall time 300 ns
tocf I2C output fall time 10-pF to 400-pF bus 300 ns
tbuf I2C bus free time between stop and start 4.7 µs
tsts I2C start or repeated start condition setup 4.7 µs
tsth I2C start or repeated start condition hold 4 µs
tsps I2C stop condition setup 4 µs
tvd(data) Valid data time SCL low to SDA output valid 3.45 µs
tvd(ack) Valid data time of ACK condition ACK signal from SCL low to SDA (out) low 3.45 µs
Cb I2C bus capactive load 400 pF
I2C Bus - Fast Mode
fscl I2C clock frequency 0 400 kHz
tsch I2C clock high time 0.6 µs
tscl I2C clock low time 1.3 µs
tsp I2C spike time 50 ns
tsds I2C serial-data setup time 100 ns
tsdh I2C serial-data hold time 0 ns
ticr I2C input rise time 20 300 ns
ticf I2C input fall time 20 × (VCC / 5.5 V) 300 ns
tocf I2C output fall time 10-pF to 400-pF bus 20 × (VCC / 5.5 V) 300 ns
tbuf I2C bus free time between stop and start 1.3 µs
tsts I2C start or repeated start condition setup 0.6 µs
tsth I2C start or repeated start condition hold 0.6 µs
tsps I2C stop condition setup 0.6 µs
tvd(data) Valid data time SCL low to SDA output valid 0.9 µs
tvd(ack) Valid data time of ACK condition ACK signal from SCL low to SDA (out) low 0.9 µs
Cb I2C bus capactive load 400 pF
I2C Bus - Fast Mode Plus
fscl I2C clock frequency 0 1000 kHz
tsch I2C clock high time 0.26 µs
tscl I2C clock low time 0.5 µs
tsp I2C spike time 50 ns
tsds I2C serial-data setup time 50 ns
tsdh I2C serial-data hold time 0 ns
ticr I2C input rise time 120 ns
ticf I2C input fall time 20 × (VCC / 5.5 V) 120 ns
tocf I2C output fall time 10-pF to 550-pF bus 20 × (VCC / 5.5 V) 120 ns
tbuf I2C bus free time between stop and start 0.5 µs
tsts I2C start or repeated start condition setup 0.26 µs
tsth I2C start or repeated start condition hold 0.26 µs
tsps I2C stop condition setup 0.26 µs
tvd(data) Valid data time SCL low to SDA output valid 0.45 µs
tvd(ack) Valid data time of ACK condition ACK signal from SCL low to SDA (out) low 0.45 µs
Cb I2C bus capactive load 550 pF